py32f002bx5.h 264 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756
  1. /**
  2. ******************************************************************************
  3. * @file py32f002bx5.h
  4. * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
  5. * This file contains all the peripheral register's definitions, bits
  6. * definitions and memory mapping for PY32F0xx devices.
  7. * @version v1.0.1
  8. *
  9. ******************************************************************************
  10. * @attention
  11. *
  12. * <h2><center>&copy; Copyright (c) 2023 Puya Semiconductor Co.
  13. * All rights reserved.</center></h2>
  14. *
  15. * This software component is licensed by Puya under BSD 3-Clause license,
  16. * the "License"; You may not use this file except in compliance with the
  17. * License. You may obtain a copy of the License at:
  18. * opensource.org/licenses/BSD-3-Clause
  19. *
  20. ******************************************************************************
  21. * @attention
  22. *
  23. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  24. * All rights reserved.</center></h2>
  25. *
  26. * This software component is licensed by ST under BSD 3-Clause license,
  27. * the "License"; You may not use this file except in compliance with the
  28. * License. You may obtain a copy of the License at:
  29. * opensource.org/licenses/BSD-3-Clause
  30. *
  31. ******************************************************************************
  32. */
  33. /** @addtogroup CMSIS_Device
  34. * @{
  35. */
  36. /** @addtogroup py32f002bx5
  37. * @{
  38. */
  39. #ifndef __PY32F002BX5_H
  40. #define __PY32F002BX5_H
  41. #ifdef __cplusplus
  42. extern "C" {
  43. #endif /* __cplusplus */
  44. /** @addtogroup Configuration_section_for_CMSIS
  45. * @{
  46. */
  47. /**
  48. * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
  49. */
  50. #define __CM0PLUS_REV 0 /*!< Core Revision r0p0 */
  51. #define __MPU_PRESENT 0 /*!< PY32F0xx do not provide MPU */
  52. #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */
  53. #define __NVIC_PRIO_BITS 2 /*!< PY32F0xx uses 2 Bits for the Priority Levels */
  54. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  55. /**
  56. * @}
  57. */
  58. /** @addtogroup Peripheral_interrupt_number_definition
  59. * @{
  60. */
  61. /**
  62. * @brief PY32F0xx Interrupt Number Definition, according to the selected device
  63. * in @ref Library_configuration_section
  64. */
  65. /*!< Interrupt Number Definition */
  66. typedef enum
  67. {
  68. /****** Cortex-M0+ Processor Exceptions Numbers *************************************************************/
  69. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  70. HardFault_IRQn = -13, /*!< 3 Cortex-M Hard Fault Interrupt */
  71. SVC_IRQn = -5, /*!< 11 Cortex-M SV Call Interrupt */
  72. PendSV_IRQn = -2, /*!< 14 Cortex-M Pend SV Interrupt */
  73. SysTick_IRQn = -1, /*!< 15 Cortex-M System Tick Interrupt */
  74. /****** PY32F0 specific Interrupt Numbers *******************************************************************/
  75. FLASH_IRQn = 3, /*!< FLASH global Interrupt */
  76. RCC_IRQn = 4, /*!< RCC global Interrupt */
  77. EXTI0_1_IRQn = 5, /*!< EXTI 0 and 1 Interrupts */
  78. EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */
  79. EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */
  80. ADC_COMP_IRQn = 12, /*!< ADC COMP Interrupts */
  81. TIM1_BRK_UP_TRG_COM_IRQn = 13, /*!< TIM1 Break, Update, Trigger and Commutation Interrupts */
  82. TIM1_CC_IRQn = 14, /*!< TIM1 Capture Compare Interrupt */
  83. LPTIM1_IRQn = 17, /*!< LPTIM1 global Interrupts */
  84. TIM14_IRQn = 19, /*!< TIM14 global Interrupt */
  85. I2C1_IRQn = 23, /*!< I2C1 Interrupt (combined with EXTI 23) */
  86. SPI1_IRQn = 25, /*!< SPI1 Interrupt */
  87. USART1_IRQn = 27, /*!< USART1 Interrupt */
  88. } IRQn_Type;
  89. /**
  90. * @}
  91. */
  92. #include "core_cm0plus.h" /* Cortex-M0+ processor and core peripherals */
  93. #include "system_py32f0xx.h" /* PY32F0xx System Header */
  94. #include <stdint.h>
  95. /** @addtogroup Peripheral_registers_structures
  96. * @{
  97. */
  98. /**
  99. * @brief Analog to Digital Converter
  100. */
  101. typedef struct
  102. {
  103. __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
  104. __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
  105. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  106. __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */
  107. __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
  108. __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */
  109. __IO uint32_t RESERVED1[2]; /*!< Reserved, 0x18-0x1C */
  110. __IO uint32_t TR; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
  111. __IO uint32_t RESERVED2; /*!< Reserved, 0x24 */
  112. __IO uint32_t CHSELR; /*!< ADC group regular sequencer register, Address offset: 0x28 */
  113. __IO uint32_t RESERVED3[5]; /*!< Reserved, 0x2C */
  114. __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
  115. __IO uint32_t CCSR; /*!< ADC calibration configuration&status register Address offset: 0x44 */
  116. } ADC_TypeDef;
  117. typedef struct
  118. {
  119. __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
  120. } ADC_Common_TypeDef;
  121. /**
  122. * @brief CRC calculation unit
  123. */
  124. typedef struct
  125. {
  126. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  127. __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  128. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  129. } CRC_TypeDef;
  130. /**
  131. * @brief Comparator
  132. */
  133. typedef struct
  134. {
  135. __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
  136. __IO uint32_t FR; /*!< COMP filter register, Address offset: 0x04 */
  137. } COMP_TypeDef;
  138. typedef struct
  139. {
  140. __IO uint32_t CSR_ODD; /*!< COMP control and status register located in register of comparator instance odd, used for bits common to several COMP instances, Address offset: 0x00 */
  141. __IO uint32_t FR_ODD;
  142. uint32_t RESERVED[2]; /*Reserved*/
  143. __IO uint32_t CSR_EVEN; /*!< COMP control and status register located in register of comparator instance even, used for bits common to several COMP instances, Address offset: 0x04 */
  144. __IO uint32_t FR_EVEN;
  145. } COMP_Common_TypeDef;
  146. /**
  147. * @brief Debug MCU
  148. */
  149. typedef struct
  150. {
  151. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  152. __IO uint32_t CR; /*!< Debug configuration register, Address offset: 0x04 */
  153. __IO uint32_t APBFZ1; /*!< Debug APB freeze register 1, Address offset: 0x08 */
  154. __IO uint32_t APBFZ2; /*!< Debug APB freeze register 2, Address offset: 0x0C */
  155. } DBGMCU_TypeDef;
  156. /**
  157. * @brief Asynch Interrupt/Event Controller (EXTI)
  158. */
  159. typedef struct
  160. {
  161. __IO uint32_t RTSR; /*!< EXTI Rising Trigger Selection Register 1, Address offset: 0x00 */
  162. __IO uint32_t FTSR; /*!< EXTI Falling Trigger Selection Register 1, Address offset: 0x04 */
  163. __IO uint32_t SWIER; /*!< EXTI Software Interrupt event Register 1, Address offset: 0x08 */
  164. __IO uint32_t PR; /*!< EXTI Pending Register 1 Address offset: 0x0C */
  165. __IO uint32_t RESERVED1[4]; /*!< Reserved 1, 0x10 -- 0x1C */
  166. __IO uint32_t RESERVED2[5]; /*!< Reserved 2, 0x20 -- 0x30 */
  167. __IO uint32_t RESERVED3[11]; /*!< Reserved 3, 0x34 -- 0x5C */
  168. __IO uint32_t EXTICR[2]; /*!< EXTI External Interrupt Configuration Register, 0x60 -- 0x68 */
  169. __IO uint32_t RESERVED4[6]; /*!< Reserved 5, 0x6C -- 0x7C */
  170. __IO uint32_t IMR; /*!< EXTI Interrupt Mask Register , Address offset: 0x80 */
  171. __IO uint32_t EMR; /*!< EXTI Event Mask Register , Address offset: 0x84 */
  172. } EXTI_TypeDef;
  173. /**
  174. * @brief FLASH Registers
  175. */
  176. typedef struct
  177. {
  178. __IO uint32_t ACR; /*!< FLASH Access Control register, Address offset: 0x00 */
  179. __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x04 */
  180. __IO uint32_t KEYR; /*!< FLASH Key register, Address offset: 0x08 */
  181. __IO uint32_t OPTKEYR; /*!< FLASH Option Key register, Address offset: 0x0C */
  182. __IO uint32_t SR; /*!< FLASH Status register, Address offset: 0x10 */
  183. __IO uint32_t CR; /*!< FLASH Control register, Address offset: 0x14 */
  184. __IO uint32_t RESERVED2[2]; /*!< Reserved2, Address offset: 0x18-0x1C */
  185. __IO uint32_t OPTR; /*!< FLASH Option register, Address offset: 0x20 */
  186. __IO uint32_t SDKR; /*!< FLASH SDK address register, Address offset: 0x24 */
  187. __IO uint32_t BTCR; /*!< FLASH boot control Address offset: 0x28 */
  188. __IO uint32_t WRPR; /*!< FLASH WRP address register, Address offset: 0x2C */
  189. __IO uint32_t RESERVED3[(0x90 - 0x2C) / 4 - 1];
  190. __IO uint32_t STCR; /*!< FLASH sleep time config register, Address offset: 0x90 */
  191. __IO uint32_t RESERVED4[(0x100 - 0x90) / 4 - 1];
  192. __IO uint32_t TS0; /*!< FLASH TS0 register, Address offset: 0x100 */
  193. __IO uint32_t TS1; /*!< FLASH TS1 register, Address offset: 0x104 */
  194. __IO uint32_t TS2P; /*!< FLASH TS2P register, Address offset: 0x108 */
  195. __IO uint32_t TPS3; /*!< FLASH TPS3 register, Address offset: 0x10C */
  196. __IO uint32_t TS3; /*!< FLASH TS3 register, Address offset: 0x110 */
  197. __IO uint32_t PERTPE; /*!< FLASH PERTPE register, Address offset: 0x114 */
  198. __IO uint32_t SMERTPE; /*!< FLASH SMERTPE register, Address offset: 0x118 */
  199. __IO uint32_t PRGTPE; /*!< FLASH PRGTPE register, Address offset: 0x11C */
  200. __IO uint32_t PRETPE; /*!< FLASH PRETPE register, Address offset: 0x120 */
  201. } FLASH_TypeDef;
  202. /**
  203. * @brief Option Bytes
  204. */
  205. typedef struct
  206. {
  207. __IO uint8_t RESERVED1; /*!< Reserved, Address offset: 0x00 */
  208. __IO uint8_t USER; /*!< FLASH option byte user options, Address offset: 0x01 */
  209. __IO uint8_t RESERVED2; /*!< Reserved, Address offset: 0x02 */
  210. __IO uint8_t nUSER; /*!< Complemented FLASH option byte user options, Address offset: 0x03 */
  211. __IO uint8_t SDK_STRT; /*!< SDK area start address(stored in SDK[4:0]), Address offset: 0x04 */
  212. __IO uint8_t SDK_END; /*!< SDK area end address(stored in SDK[12:8]), Address offset: 0x05 */
  213. __IO uint8_t nSDK_STRT; /*!< Complemented SDK area start address, Address offset: 0x06 */
  214. __IO uint8_t nSDK_END; /*!< Complemented SDK area end address, Address offset: 0x07 */
  215. uint32_t RESERVED3; /*!< RESERVED1, Address offset: 0x08 */
  216. __IO uint16_t WRP; /*!< FLASH option byte write protection, Address offset: 0x0C */
  217. __IO uint16_t nWRP; /*!< Complemented FLASH option byte write protection,Address offset: 0x0E */
  218. } OB_TypeDef;
  219. /**
  220. * @brief General Purpose I/O
  221. */
  222. typedef struct
  223. {
  224. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  225. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  226. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  227. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  228. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  229. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  230. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  231. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  232. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  233. __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
  234. } GPIO_TypeDef;
  235. /**
  236. * @brief Inter-integrated Circuit Interface
  237. */
  238. typedef struct
  239. {
  240. __IO uint32_t CR1; /*I2C Control register1, Address offset: 0x00 */
  241. __IO uint32_t CR2; /*I2C Control register2, Address offset: 0x04 */
  242. __IO uint32_t OAR1; /*I2C Own address register1, Address offset: 0x08 */
  243. uint32_t RESERVED1; /*!< RESERVED1, Address offset: 0x0C */
  244. __IO uint32_t DR; /*I2C Data register , Address offset: 0x10 */
  245. __IO uint32_t SR1; /*I2C Status register1 , Address offset: 0x14 */
  246. __IO uint32_t SR2; /*I2C Status register2 , Address offset: 0x18 */
  247. __IO uint32_t CCR; /*I2C Clock control register , Address offset: 0x1C */
  248. __IO uint32_t TRISE; /*I2C TRISE register , Address offset: 0x20 */
  249. } I2C_TypeDef;
  250. /**
  251. * @brief Independent WATCHDOG
  252. */
  253. typedef struct
  254. {
  255. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  256. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  257. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  258. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  259. } IWDG_TypeDef;
  260. /**
  261. * @brief LPTIMER
  262. */
  263. typedef struct
  264. {
  265. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  266. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  267. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  268. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  269. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  270. __IO uint32_t RESERVED1; /*!< RESERVED1, Address offset: 0x14 */
  271. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  272. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  273. } LPTIM_TypeDef;
  274. /**
  275. * @brief Power Control
  276. */
  277. typedef struct
  278. {
  279. __IO uint32_t CR1; /*!< PWR Power Control Register 1, Address offset: 0x00 */
  280. __IO uint32_t RESERVED1[7];
  281. } PWR_TypeDef;
  282. /**
  283. * @brief Reset and Clock Control
  284. */
  285. typedef struct
  286. {
  287. __IO uint32_t CR; /*!< RCC Clock Sources Control Register, Address offset: 0x00 */
  288. __IO uint32_t ICSCR; /*!< RCC Internal Clock Sources Calibration Register, Address offset: 0x04 */
  289. __IO uint32_t CFGR; /*!< RCC Regulated Domain Clocks Configuration Register, Address offset: 0x08 */
  290. __IO uint32_t RESERVED0; /*!< Reserved, Address offset: 0x0C */
  291. __IO uint32_t ECSCR; /*!< RCC External clock source control register, Address offset: 0x10 */
  292. __IO uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  293. __IO uint32_t CIER; /*!< RCC Clock Interrupt Enable Register, Address offset: 0x18 */
  294. __IO uint32_t CIFR; /*!< RCC Clock Interrupt Flag Register, Address offset: 0x1C */
  295. __IO uint32_t CICR; /*!< RCC Clock Interrupt Clear Register, Address offset: 0x20 */
  296. __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x24 */
  297. __IO uint32_t AHBRSTR; /*!< RCC AHB peripherals reset register, Address offset: 0x28 */
  298. __IO uint32_t APBRSTR1; /*!< RCC APB peripherals reset register 1, Address offset: 0x2C */
  299. __IO uint32_t APBRSTR2; /*!< RCC APB peripherals reset register 2, Address offset: 0x30 */
  300. __IO uint32_t IOPENR; /*!< RCC IO port enable register, Address offset: 0x34 */
  301. __IO uint32_t AHBENR; /*!< RCC AHB peripherals clock enable register, Address offset: 0x38 */
  302. __IO uint32_t APBENR1; /*!< RCC APB peripherals clock enable register1, Address offset: 0x3C */
  303. __IO uint32_t APBENR2; /*!< RCC APB peripherals clock enable register2, Address offset: 0x40 */
  304. __IO uint32_t RESERVED2[4];/*!< Reserved, Address offset: 0x44-0x50 */
  305. __IO uint32_t CCIPR; /*!< RCC Peripherals Independent Clocks Configuration Register, Address offset: 0x54 */
  306. __IO uint32_t RESERVED3; /*!< Reserved, Address offset: 0x58 */
  307. __IO uint32_t BDCR; /*!< RCC Backup Domain Control Register, Address offset: 0x5C */
  308. __IO uint32_t CSR; /*!< RCC Unregulated Domain Clock Control and Status Register, Address offset: 0x60 */
  309. uint32_t RESERVED4[7];/*!< Reserved, Address offset: 0x64-0x7F */
  310. __IO uint32_t VREFBUF; /*!< RCC VREFBUF calibration Register, Address offset: 0x80 */
  311. } RCC_TypeDef;
  312. /**
  313. * @brief Serial Peripheral Interface
  314. */
  315. typedef struct
  316. {
  317. __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
  318. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  319. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  320. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  321. } SPI_TypeDef;
  322. /**
  323. * @brief System configuration controller
  324. */
  325. typedef struct
  326. {
  327. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
  328. __IO uint32_t RESERVED1[5]; /*!< Reserved, Address offset: 0x04 - 0x14 */
  329. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */
  330. __IO uint32_t GPIO_ENS; /*!< GPIO Filter Enable, Address offset: 0x1C */
  331. } SYSCFG_TypeDef;
  332. /**
  333. * @brief TIM
  334. */
  335. typedef struct
  336. {
  337. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  338. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  339. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  340. __IO uint32_t DIER; /*!< TIM interrupt enable register, Address offset: 0x0C */
  341. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  342. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  343. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  344. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  345. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  346. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  347. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  348. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  349. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  350. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  351. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  352. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  353. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  354. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  355. __IO uint32_t RESERVED[2]; /*!< Reserved, Address offset: 0x48 - 0x4F */
  356. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  357. } TIM_TypeDef;
  358. /**
  359. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  360. */
  361. typedef struct
  362. {
  363. __IO uint32_t SR; /*!< USART Status register , Address offset: 0x00 */
  364. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  365. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  366. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  367. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  368. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  369. } USART_TypeDef;
  370. /** @addtogroup Peripheral_memory_map
  371. * @{
  372. */
  373. #define FLASH_BASE (0x08000000UL) /*!< FLASH base address */
  374. #define FLASH_END (0x08005FFFUL) /*!< FLASH end address */
  375. #define FLASH_SIZE (FLASH_END - FLASH_BASE + 1)
  376. #define FLASH_PAGE_SIZE 0x00000080U /*!< FLASH Page Size, 128 Bytes */
  377. #define FLASH_PAGE_NB (FLASH_SIZE / FLASH_PAGE_SIZE)
  378. #define FLASH_SECTOR_SIZE 0x00001000U /*!< FLASH Sector Size, 4096 Bytes */
  379. #define FLASH_SECTOR_NB (FLASH_SIZE / FLASH_SECTOR_SIZE)
  380. #define SRAM_BASE (0x20000000UL) /*!< SRAM base address */
  381. #define SRAM_END (0x20000BFFUL) /*!< SRAM end address */
  382. #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address */
  383. #define IOPORT_BASE (0x50000000UL) /*!< IOPORT base address */
  384. /*!< Peripheral memory map */
  385. #define APBPERIPH_BASE (PERIPH_BASE)
  386. #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL)
  387. /*!< APB peripherals */
  388. #define TIM14_BASE (APBPERIPH_BASE + 0x00002000UL)
  389. #define IWDG_BASE (APBPERIPH_BASE + 0x00003000UL)
  390. #define I2C_BASE (APBPERIPH_BASE + 0x00005400UL)
  391. #define PWR_BASE (APBPERIPH_BASE + 0x00007000UL)
  392. #define LPTIM_BASE (APBPERIPH_BASE + 0x00007C00UL)
  393. #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000UL)
  394. #define COMP1_BASE (APBPERIPH_BASE + 0x00010200UL)
  395. #define COMP2_BASE (APBPERIPH_BASE + 0x00010210UL)
  396. #define ADC1_BASE (APBPERIPH_BASE + 0x00012400UL)
  397. #define ADC_BASE (APBPERIPH_BASE + 0x00012708UL)
  398. #define TIM1_BASE (APBPERIPH_BASE + 0x00012C00UL)
  399. #define SPI1_BASE (APBPERIPH_BASE + 0x00013000UL)
  400. #define USART1_BASE (APBPERIPH_BASE + 0x00013800UL)
  401. #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800UL)
  402. /*!< AHB peripherals */
  403. #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL)
  404. #define EXTI_BASE (AHBPERIPH_BASE + 0x00001800UL)
  405. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL) /*!< FLASH registers base address */
  406. #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL)
  407. #define OB_BASE (0x1FFF0080UL) /*!< FLASH Option Bytes base address */
  408. #define FLASHSIZE_BASE (0x1FFF01FCUL) /*!< FLASH Size register base address */
  409. #define UID_BASE (0x1FFF0000UL) /*!< Unique device ID register base address */
  410. #define OTP_BASE (0x1FFF0280UL)
  411. /*!< IOPORT */
  412. #define GPIOA_BASE (IOPORT_BASE + 0x00000000UL)
  413. #define GPIOB_BASE (IOPORT_BASE + 0x00000400UL)
  414. #define GPIOC_BASE (IOPORT_BASE + 0x00000800UL)
  415. /**
  416. * @}
  417. */
  418. /** @addtogroup Peripheral_declaration
  419. * @{
  420. */
  421. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  422. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  423. #define I2C1 ((I2C_TypeDef *) I2C_BASE)
  424. #define I2C ((I2C_TypeDef *) I2C_BASE) /* Kept for legacy purpose */
  425. #define PWR ((PWR_TypeDef *) PWR_BASE)
  426. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM_BASE)
  427. #define LPTIM ((LPTIM_TypeDef *) LPTIM_BASE) /* Kept for legacy purpose */
  428. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  429. #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
  430. #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
  431. #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE)
  432. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  433. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
  434. #define ADC ((ADC_Common_TypeDef *) ADC_BASE) /* Kept for legacy purpose */
  435. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  436. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  437. #define USART1 ((USART_TypeDef *) USART1_BASE)
  438. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  439. #define RCC ((RCC_TypeDef *) RCC_BASE)
  440. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  441. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  442. #define OB ((OB_TypeDef *) OB_BASE)
  443. #define CRC ((CRC_TypeDef *) CRC_BASE)
  444. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  445. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  446. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  447. /**
  448. * @}
  449. */
  450. /** @addtogroup Exported_constants
  451. * @{
  452. */
  453. /** @addtogroup Peripheral_Registers_Bits_Definition
  454. * @{
  455. */
  456. /******************************************************************************/
  457. /* Peripheral Registers Bits Definition */
  458. /******************************************************************************/
  459. /******************************************************************************/
  460. /* */
  461. /* Analog to Digital Converter (ADC) */
  462. /* */
  463. /******************************************************************************/
  464. /******************** Bits definition for ADC_ISR register ******************/
  465. #define ADC_ISR_EOSMP_Pos (1U)
  466. #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  467. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
  468. #define ADC_ISR_EOC_Pos (2U)
  469. #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  470. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
  471. #define ADC_ISR_EOSEQ_Pos (3U)
  472. #define ADC_ISR_EOSEQ_Msk (0x1UL << ADC_ISR_EOSEQ_Pos) /*!< 0x00000008 */
  473. #define ADC_ISR_EOSEQ ADC_ISR_EOSEQ_Msk /*!< ADC group regular end of sequence conversions flag */
  474. #define ADC_ISR_OVR_Pos (4U)
  475. #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  476. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
  477. #define ADC_ISR_AWD_Pos (7U)
  478. #define ADC_ISR_AWD_Msk (0x1UL << ADC_ISR_AWD_Pos) /*!< 0x00000080 */
  479. #define ADC_ISR_AWD ADC_ISR_AWD_Msk /*!< ADC analog watchdog 1 flag */
  480. /******************** Bits definition for ADC_IER register ******************/
  481. #define ADC_IER_EOSMPIE_Pos (1U)
  482. #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  483. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
  484. #define ADC_IER_EOCIE_Pos (2U)
  485. #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  486. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
  487. #define ADC_IER_EOSEQIE_Pos (3U)
  488. #define ADC_IER_EOSEQIE_Msk (0x1UL << ADC_IER_EOSEQIE_Pos) /*!< 0x00000008 */
  489. #define ADC_IER_EOSEQIE ADC_IER_EOSEQIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  490. #define ADC_IER_OVRIE_Pos (4U)
  491. #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  492. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
  493. #define ADC_IER_AWDIE_Pos (7U)
  494. #define ADC_IER_AWDIE_Msk (0x1UL << ADC_IER_AWDIE_Pos) /*!< 0x00000080 */
  495. #define ADC_IER_AWDIE ADC_IER_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */
  496. /******************** Bits definition for ADC_CR register *******************/
  497. #define ADC_CR_ADEN_Pos (0U)
  498. #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  499. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
  500. #define ADC_CR_ADDIS_Pos (1U)
  501. #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  502. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disenable */
  503. #define ADC_CR_ADSTART_Pos (2U)
  504. #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  505. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
  506. #define ADC_CR_MSBSEL_Pos (3U)
  507. #define ADC_CR_MSBSEL_Msk (0x1UL << ADC_CR_MSBSEL_Pos) /*!< 0x00000008 */
  508. #define ADC_CR_MSBSEL ADC_CR_MSBSEL_Msk /*!< Highest resolution bit conversion time control bit */
  509. #define ADC_CR_ADSTP_Pos (4U)
  510. #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  511. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
  512. #define ADC_CR_VREF_BUFFERE_POS (5U)
  513. #define ADC_CR_VREF_BUFFERE_MSK (0X1UL << ADC_CR_VREF_BUFFERE_POS) /*!< 0x00000020 */
  514. #define ADC_CR_VREF_BUFFERE ADC_CR_VREF_BUFFERE_MSK /*!< VrefBuffer enable */
  515. #define ADC_CR_VREFBUFF_SEL_POS (6U)
  516. #define ADC_CR_VREFBUFF_SEL_MSK (0X3UL << ADC_CR_VREFBUFF_SEL_POS) /*!< 0x000000C0 */
  517. #define ADC_CR_VREFBUFF_SEL ADC_CR_VREFBUFF_SEL_MSK /*!< VrefBuffer enable */
  518. #define ADC_CR_VREFBUFF_SEL_0 (0X1UL << ADC_CR_VREFBUFF_SEL_POS) /*!< 0x00000040 */
  519. #define ADC_CR_VREFBUFF_SEL_1 (0X2UL << ADC_CR_VREFBUFF_SEL_POS) /*!< 0x00000080 */
  520. #define ADC_CR_ADCAL_Pos (31U)
  521. #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  522. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  523. /******************* Bits definition for ADC_CFGR1 register *****************/
  524. #define ADC_CFGR1_SCANDIR_Pos (2U)
  525. #define ADC_CFGR1_SCANDIR_Msk (0x1UL << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
  526. #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */
  527. #define ADC_CFGR1_RESSEL_Pos (3U)
  528. #define ADC_CFGR1_RESSEL_Msk (0x3UL << ADC_CFGR1_RESSEL_Pos) /*!< 0x00000018 */
  529. #define ADC_CFGR1_RESSEL ADC_CFGR1_RESSEL_Msk /*!< ADC data resolution */
  530. #define ADC_CFGR1_RESSEL_0 (0x1UL << ADC_CFGR1_RESSEL_Pos) /*!< 0x00000008 */
  531. #define ADC_CFGR1_RESSEL_1 (0x2UL << ADC_CFGR1_RESSEL_Pos) /*!< 0x00000010 */
  532. #define ADC_CFGR1_ALIGN_Pos (5U)
  533. #define ADC_CFGR1_ALIGN_Msk (0x1UL << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
  534. #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignement */
  535. #define ADC_CFGR1_EXTSEL_Pos (6U)
  536. #define ADC_CFGR1_EXTSEL_Msk (0x7UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */
  537. #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */
  538. #define ADC_CFGR1_EXTSEL_0 (0x1UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
  539. #define ADC_CFGR1_EXTSEL_1 (0x2UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
  540. #define ADC_CFGR1_EXTSEL_2 (0x4UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
  541. #define ADC_CFGR1_EXTEN_Pos (10U)
  542. #define ADC_CFGR1_EXTEN_Msk (0x3UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
  543. #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */
  544. #define ADC_CFGR1_EXTEN_0 (0x1UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
  545. #define ADC_CFGR1_EXTEN_1 (0x2UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
  546. #define ADC_CFGR1_OVRMOD_Pos (12U)
  547. #define ADC_CFGR1_OVRMOD_Msk (0x1UL << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
  548. #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */
  549. #define ADC_CFGR1_CONT_Pos (13U)
  550. #define ADC_CFGR1_CONT_Msk (0x1UL << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
  551. #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */
  552. #define ADC_CFGR1_WAIT_Pos (14U)
  553. #define ADC_CFGR1_WAIT_Msk (0x1UL << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */
  554. #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */
  555. #define ADC_CFGR1_DISCEN_Pos (16U)
  556. #define ADC_CFGR1_DISCEN_Msk (0x1UL << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
  557. #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  558. #define ADC_CFGR1_AWDSGL_Pos (22U)
  559. #define ADC_CFGR1_AWDSGL_Msk (0x1UL << ADC_CFGR1_AWDSGL_Pos) /*!< 0x00400000 */
  560. #define ADC_CFGR1_AWDSGL ADC_CFGR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  561. #define ADC_CFGR1_AWDEN_Pos (23U)
  562. #define ADC_CFGR1_AWDEN_Msk (0x1UL << ADC_CFGR1_AWDEN_Pos) /*!< 0x00800000 */
  563. #define ADC_CFGR1_AWDEN ADC_CFGR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  564. #define ADC_CFGR1_AWDCH_Pos (26U)
  565. #define ADC_CFGR1_AWDCH_Msk (0xFUL << ADC_CFGR1_AWDCH_Pos) /*!< 0x2C000000 */
  566. #define ADC_CFGR1_AWDCH ADC_CFGR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  567. #define ADC_CFGR1_AWDCH_0 (0x01UL << ADC_CFGR1_AWDCH_Pos) /*!< 0x04000000 */
  568. #define ADC_CFGR1_AWDCH_1 (0x02UL << ADC_CFGR1_AWDCH_Pos) /*!< 0x08000000 */
  569. #define ADC_CFGR1_AWDCH_2 (0x04UL << ADC_CFGR1_AWDCH_Pos) /*!< 0x10000000 */
  570. #define ADC_CFGR1_AWDCH_3 (0x08UL << ADC_CFGR1_AWDCH_Pos) /*!< 0x20000000 */
  571. /******************* Bits definition for ADC_CFGR2 register *****************/
  572. #define ADC_CFGR2_CKMODE_Pos (28U)
  573. #define ADC_CFGR2_CKMODE_Msk (0xFUL << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */
  574. #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */
  575. #define ADC_CFGR2_CKMODE_0 (0x1UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x10000000 */
  576. #define ADC_CFGR2_CKMODE_1 (0x2UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x20000000 */
  577. #define ADC_CFGR2_CKMODE_2 (0x4UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */
  578. #define ADC_CFGR2_CKMODE_3 (0x8UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */
  579. /****************** Bit definition for ADC_SMPR register ********************/
  580. #define ADC_SMPR_SMP_Pos (0U)
  581. #define ADC_SMPR_SMP_Msk (0x7UL << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */
  582. #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< ADC group of channels sampling time 2 */
  583. #define ADC_SMPR_SMP_0 (0x1UL << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */
  584. #define ADC_SMPR_SMP_1 (0x2UL << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */
  585. #define ADC_SMPR_SMP_2 (0x4UL << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */
  586. /******************* Bit definition for ADC_TR register ********************/
  587. #define ADC_TR_LT_Pos (0U)
  588. #define ADC_TR_LT_Msk (0xFFFUL << ADC_TR_LT_Pos) /*!< 0x00000FFF */
  589. #define ADC_TR_LT ADC_TR_LT_Msk /*!< ADC analog watchdog 1 threshold low */
  590. #define ADC_TR_LT_0 (0x001UL << ADC_TR_LT_Pos) /*!< 0x00000001 */
  591. #define ADC_TR_LT_1 (0x002UL << ADC_TR_LT_Pos) /*!< 0x00000002 */
  592. #define ADC_TR_LT_2 (0x004UL << ADC_TR_LT_Pos) /*!< 0x00000004 */
  593. #define ADC_TR_LT_3 (0x008UL << ADC_TR_LT_Pos) /*!< 0x00000008 */
  594. #define ADC_TR_LT_4 (0x010UL << ADC_TR_LT_Pos) /*!< 0x00000010 */
  595. #define ADC_TR_LT_5 (0x020UL << ADC_TR_LT_Pos) /*!< 0x00000020 */
  596. #define ADC_TR_LT_6 (0x040UL << ADC_TR_LT_Pos) /*!< 0x00000040 */
  597. #define ADC_TR_LT_7 (0x080UL << ADC_TR_LT_Pos) /*!< 0x00000080 */
  598. #define ADC_TR_LT_8 (0x100UL << ADC_TR_LT_Pos) /*!< 0x00000100 */
  599. #define ADC_TR_LT_9 (0x200UL << ADC_TR_LT_Pos) /*!< 0x00000200 */
  600. #define ADC_TR_LT_10 (0x400UL << ADC_TR_LT_Pos) /*!< 0x00000400 */
  601. #define ADC_TR_LT_11 (0x800UL << ADC_TR_LT_Pos) /*!< 0x00000800 */
  602. #define ADC_TR_HT_Pos (16U)
  603. #define ADC_TR_HT_Msk (0xFFFUL << ADC_TR_HT_Pos) /*!< 0x0FFF0000 */
  604. #define ADC_TR_HT ADC_TR_HT_Msk /*!< ADC Analog watchdog 1 threshold high */
  605. #define ADC_TR_HT_0 (0x001UL << ADC_TR_HT_Pos) /*!< 0x00010000 */
  606. #define ADC_TR_HT_1 (0x002UL << ADC_TR_HT_Pos) /*!< 0x00020000 */
  607. #define ADC_TR_HT_2 (0x004UL << ADC_TR_HT_Pos) /*!< 0x00040000 */
  608. #define ADC_TR_HT_3 (0x008UL << ADC_TR_HT_Pos) /*!< 0x00080000 */
  609. #define ADC_TR_HT_4 (0x010UL << ADC_TR_HT_Pos) /*!< 0x00100000 */
  610. #define ADC_TR_HT_5 (0x020UL << ADC_TR_HT_Pos) /*!< 0x00200000 */
  611. #define ADC_TR_HT_6 (0x040UL << ADC_TR_HT_Pos) /*!< 0x00400000 */
  612. #define ADC_TR_HT_7 (0x080UL << ADC_TR_HT_Pos) /*!< 0x00800000 */
  613. #define ADC_TR_HT_8 (0x100UL << ADC_TR_HT_Pos) /*!< 0x01000000 */
  614. #define ADC_TR_HT_9 (0x200UL << ADC_TR_HT_Pos) /*!< 0x02000000 */
  615. #define ADC_TR_HT_10 (0x400UL << ADC_TR_HT_Pos) /*!< 0x04000000 */
  616. #define ADC_TR_HT_11 (0x800UL << ADC_TR_HT_Pos) /*!< 0x08000000 */
  617. /****************** Bit definition for ADC_CHSELR register ******************/
  618. #define ADC_CHSELR_CHSEL_Pos (0U)
  619. #define ADC_CHSELR_CHSEL_Msk (0x7FFUL << ADC_CHSELR_CHSEL_Pos) /*!< 0x00001BFF */
  620. #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */
  621. // #define ADC_CHSELR_CHSEL10_Pos (10U)
  622. // #define ADC_CHSELR_CHSEL10_Msk (0x1UL << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
  623. // #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */
  624. #define ADC_CHSELR_CHSEL9_Pos (9U)
  625. #define ADC_CHSELR_CHSEL9_Msk (0x1UL << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
  626. #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */
  627. #define ADC_CHSELR_CHSEL8_Pos (8U)
  628. #define ADC_CHSELR_CHSEL8_Msk (0x1UL << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
  629. #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */
  630. #define ADC_CHSELR_CHSEL7_Pos (7U)
  631. #define ADC_CHSELR_CHSEL7_Msk (0x1UL << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
  632. #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */
  633. #define ADC_CHSELR_CHSEL6_Pos (6U)
  634. #define ADC_CHSELR_CHSEL6_Msk (0x1UL << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
  635. #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */
  636. #define ADC_CHSELR_CHSEL5_Pos (5U)
  637. #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
  638. #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */
  639. #define ADC_CHSELR_CHSEL4_Pos (4U)
  640. #define ADC_CHSELR_CHSEL4_Msk (0x1UL << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
  641. #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */
  642. #define ADC_CHSELR_CHSEL3_Pos (3U)
  643. #define ADC_CHSELR_CHSEL3_Msk (0x1UL << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
  644. #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */
  645. #define ADC_CHSELR_CHSEL2_Pos (2U)
  646. #define ADC_CHSELR_CHSEL2_Msk (0x1UL << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
  647. #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */
  648. #define ADC_CHSELR_CHSEL1_Pos (1U)
  649. #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
  650. #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */
  651. #define ADC_CHSELR_CHSEL0_Pos (0U)
  652. #define ADC_CHSELR_CHSEL0_Msk (0x1UL << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
  653. #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */
  654. /******************** Bit definition for ADC_DR register ********************/
  655. #define ADC_DR_DATA_Pos (0U)
  656. #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  657. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
  658. #define ADC_DR_DATA_0 (0x0001UL << ADC_DR_DATA_Pos) /*!< 0x00000001 */
  659. #define ADC_DR_DATA_1 (0x0002UL << ADC_DR_DATA_Pos) /*!< 0x00000002 */
  660. #define ADC_DR_DATA_2 (0x0004UL << ADC_DR_DATA_Pos) /*!< 0x00000004 */
  661. #define ADC_DR_DATA_3 (0x0008UL << ADC_DR_DATA_Pos) /*!< 0x00000008 */
  662. #define ADC_DR_DATA_4 (0x0010UL << ADC_DR_DATA_Pos) /*!< 0x00000010 */
  663. #define ADC_DR_DATA_5 (0x0020UL << ADC_DR_DATA_Pos) /*!< 0x00000020 */
  664. #define ADC_DR_DATA_6 (0x0040UL << ADC_DR_DATA_Pos) /*!< 0x00000040 */
  665. #define ADC_DR_DATA_7 (0x0080UL << ADC_DR_DATA_Pos) /*!< 0x00000080 */
  666. #define ADC_DR_DATA_8 (0x0100UL << ADC_DR_DATA_Pos) /*!< 0x00000100 */
  667. #define ADC_DR_DATA_9 (0x0200UL << ADC_DR_DATA_Pos) /*!< 0x00000200 */
  668. #define ADC_DR_DATA_10 (0x0400UL << ADC_DR_DATA_Pos) /*!< 0x00000400 */
  669. #define ADC_DR_DATA_11 (0x0800UL << ADC_DR_DATA_Pos) /*!< 0x00000800 */
  670. #define ADC_DR_DATA_12 (0x1000UL << ADC_DR_DATA_Pos) /*!< 0x00001000 */
  671. #define ADC_DR_DATA_13 (0x2000UL << ADC_DR_DATA_Pos) /*!< 0x00002000 */
  672. #define ADC_DR_DATA_14 (0x4000UL << ADC_DR_DATA_Pos) /*!< 0x00004000 */
  673. #define ADC_DR_DATA_15 (0x8000UL << ADC_DR_DATA_Pos) /*!< 0x00008000 */
  674. /******************** Bit definition for ADC_CCSR register ********************/
  675. #define ADC_CCSR_CALSEL_Pos (11U)
  676. #define ADC_CCSR_CALSEL_Msk (0x1UL << ADC_CCSR_CALSEL_Pos) /*!< 0x00000800 */
  677. #define ADC_CCSR_CALSEL ADC_CCSR_CALSEL_Msk /*!< ADC calibration context selection */
  678. #define ADC_CCSR_CALSMP_Pos (12U)
  679. #define ADC_CCSR_CALSMP_Msk (0x3UL << ADC_CCSR_CALSMP_Pos) /*!< 0x00003000 */
  680. #define ADC_CCSR_CALSMP ADC_CCSR_CALSMP_Msk /*!< ADC calibration sample time selection */
  681. #define ADC_CCSR_CALSMP_0 (0x1UL << ADC_CCSR_CALSMP_Pos) /*!< 0x00001000 */
  682. #define ADC_CCSR_CALSMP_1 (0x2UL << ADC_CCSR_CALSMP_Pos) /*!< 0x00002000 */
  683. #define ADC_CCSR_CALBYP_Pos (14U)
  684. #define ADC_CCSR_CALBYP_Msk (0x1UL << ADC_CCSR_CALBYP_Pos) /*!< 0x00004000 */
  685. #define ADC_CCSR_CALBYP ADC_CCSR_CALBYP_Msk /*!< ADC Calibration factor bypass */
  686. #define ADC_CCSR_CALSET_Pos (15U)
  687. #define ADC_CCSR_CALSET_Msk (0x1UL << ADC_CCSR_CALSET_Pos) /*!< 0x00008000 */
  688. #define ADC_CCSR_CALSET ADC_CCSR_CALSET_Msk /*!< ADC Calibration factor selection */
  689. #define ADC_CCSR_OFFSUC_Pos (29U)
  690. #define ADC_CCSR_OFFSUC_Msk (0x1UL << ADC_CCSR_OFFSUC_Pos) /*!< 0x20000000 */
  691. #define ADC_CCSR_OFFSUC ADC_CCSR_OFFSUC_Msk /*!< Offset Indicates the calibration status bit */
  692. #define ADC_CCSR_CAPSUC_Pos (30U)
  693. #define ADC_CCSR_CAPSUC_Msk (0x1UL << ADC_CCSR_CAPSUC_Pos) /*!< 0x40000000 */
  694. #define ADC_CCSR_CAPSUC ADC_CCSR_CAPSUC_Msk /*!< ADC capacitance calibration flag bit */
  695. #define ADC_CCSR_CALON_Pos (31U)
  696. #define ADC_CCSR_CALON_Msk (0x1UL << ADC_CCSR_CALON_Pos) /*!< 0x80000000 */
  697. #define ADC_CCSR_CALON ADC_CCSR_CALON_Msk /*!< ADC calibration flag */
  698. /************************* ADC Common registers *****************************/
  699. /******************* Bit definition for ADC_CCR register ********************/
  700. #define ADC_CCR_VREFEN_Pos (22U)
  701. #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  702. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
  703. #define ADC_CCR_TSEN_Pos (23U)
  704. #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
  705. #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */
  706. /******************************************************************************/
  707. /* */
  708. /* CRC calculation unit (CRC) */
  709. /* */
  710. /******************************************************************************/
  711. /******************* Bit definition for CRC_DR register *********************/
  712. #define CRC_DR_DR_Pos (0U)
  713. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  714. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  715. /******************* Bit definition for CRC_IDR register ********************/
  716. #define CRC_IDR_IDR_Pos (0U)
  717. #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */
  718. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
  719. /******************** Bit definition for CRC_CR register ********************/
  720. #define CRC_CR_RESET_Pos (0U)
  721. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  722. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  723. /******************************************************************************/
  724. /* */
  725. /* Debug MCU (DBGMCU) */
  726. /* */
  727. /******************************************************************************/
  728. /******************** Bit definition for DBG_IDCODE register *************/
  729. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  730. #define DBGMCU_IDCODE_DEV_ID_Msk (0x1UL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000001 */
  731. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
  732. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  733. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFFFFFF */
  734. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
  735. /******************** Bit definition for DBGMCU_CR register *****************/
  736. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  737. #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  738. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
  739. /******************** Bit definition for DBGMCU_APB_FZ1 register ***********/
  740. #define DBGMCU_APB_FZ1_DBG_IWDG_STOP_Pos (12U)
  741. #define DBGMCU_APB_FZ1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB_FZ1_DBG_IWDG_STOP_Pos) /*!< 0x00004000 */
  742. #define DBGMCU_APB_FZ1_DBG_IWDG_STOP DBGMCU_APB_FZ1_DBG_IWDG_STOP_Msk
  743. #define DBGMCU_APB_FZ1_DBG_I2C1_STOP_Pos (21U)
  744. #define DBGMCU_APB_FZ1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB_FZ1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
  745. #define DBGMCU_APB_FZ1_DBG_I2C1_STOP DBGMCU_APB_FZ1_DBG_I2C1_STOP_Msk
  746. #define DBGMCU_APB_FZ1_DBG_LPTIM_STOP_Pos (31U)
  747. #define DBGMCU_APB_FZ1_DBG_LPTIM_STOP_Msk (0x1UL << DBGMCU_APB_FZ1_DBG_LPTIM_STOP_Pos) /*!< 0x00001000 */
  748. #define DBGMCU_APB_FZ1_DBG_LPTIM_STOP DBGMCU_APB_FZ1_DBG_LPTIM_STOP_Msk
  749. /******************** Bit definition for DBGMCU_APB_FZ2 register ************/
  750. #define DBGMCU_APB_FZ2_DBG_TIM1_STOP_Pos (11U)
  751. #define DBGMCU_APB_FZ2_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB_FZ2_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */
  752. #define DBGMCU_APB_FZ2_DBG_TIM1_STOP DBGMCU_APB_FZ2_DBG_TIM1_STOP_Msk
  753. #define DBGMCU_APB_FZ2_DBG_TIM14_STOP_Pos (15U)
  754. #define DBGMCU_APB_FZ2_DBG_TIM14_STOP_Msk (0x1UL << DBGMCU_APB_FZ2_DBG_TIM14_STOP_Pos) /*!< 0x00008000 */
  755. #define DBGMCU_APB_FZ2_DBG_TIM14_STOP DBGMCU_APB_FZ2_DBG_TIM14_STOP_Msk
  756. /******************************************************************************/
  757. /* */
  758. /* External Interrupt/Event Controller (EXTI) */
  759. /* */
  760. /******************************************************************************/
  761. /****************** Bit definition for EXTI_RTSR register ******************/
  762. #define EXTI_RTSR_RT0_Pos (0U)
  763. #define EXTI_RTSR_RT0_Msk (0x1UL << EXTI_RTSR_RT0_Pos) /*!< 0x00000001 */
  764. #define EXTI_RTSR_RT0 EXTI_RTSR_RT0_Msk /*!< Rising trigger configuration for input line 0 */
  765. #define EXTI_RTSR_RT1_Pos (1U)
  766. #define EXTI_RTSR_RT1_Msk (0x1UL << EXTI_RTSR_RT1_Pos) /*!< 0x00000002 */
  767. #define EXTI_RTSR_RT1 EXTI_RTSR_RT1_Msk /*!< Rising trigger configuration for input line 1 */
  768. #define EXTI_RTSR_RT2_Pos (2U)
  769. #define EXTI_RTSR_RT2_Msk (0x1UL << EXTI_RTSR_RT2_Pos) /*!< 0x00000004 */
  770. #define EXTI_RTSR_RT2 EXTI_RTSR_RT2_Msk /*!< Rising trigger configuration for input line 2 */
  771. #define EXTI_RTSR_RT3_Pos (3U)
  772. #define EXTI_RTSR_RT3_Msk (0x1UL << EXTI_RTSR_RT3_Pos) /*!< 0x00000008 */
  773. #define EXTI_RTSR_RT3 EXTI_RTSR_RT3_Msk /*!< Rising trigger configuration for input line 3 */
  774. #define EXTI_RTSR_RT4_Pos (4U)
  775. #define EXTI_RTSR_RT4_Msk (0x1UL << EXTI_RTSR_RT4_Pos) /*!< 0x00000010 */
  776. #define EXTI_RTSR_RT4 EXTI_RTSR_RT4_Msk /*!< Rising trigger configuration for input line 4 */
  777. #define EXTI_RTSR_RT5_Pos (5U)
  778. #define EXTI_RTSR_RT5_Msk (0x1UL << EXTI_RTSR_RT5_Pos) /*!< 0x00000020 */
  779. #define EXTI_RTSR_RT5 EXTI_RTSR_RT5_Msk /*!< Rising trigger configuration for input line 5 */
  780. #define EXTI_RTSR_RT6_Pos (6U)
  781. #define EXTI_RTSR_RT6_Msk (0x1UL << EXTI_RTSR_RT6_Pos) /*!< 0x00000040 */
  782. #define EXTI_RTSR_RT6 EXTI_RTSR_RT6_Msk /*!< Rising trigger configuration for input line 6 */
  783. #define EXTI_RTSR_RT7_Pos (7U)
  784. #define EXTI_RTSR_RT7_Msk (0x1UL << EXTI_RTSR_RT7_Pos) /*!< 0x00000080 */
  785. #define EXTI_RTSR_RT7 EXTI_RTSR_RT7_Msk /*!< Rising trigger configuration for input line 7 */
  786. #define EXTI_RTSR_RT17_Pos (17U)
  787. #define EXTI_RTSR_RT17_Msk (0x1UL << EXTI_RTSR_RT17_Pos) /*!< 0x00020000 */
  788. #define EXTI_RTSR_RT17 EXTI_RTSR_RT17_Msk /*!< Rising trigger configuration for input line 17 */
  789. #define EXTI_RTSR_RT18_Pos (18U)
  790. #define EXTI_RTSR_RT18_Msk (0x1UL << EXTI_RTSR_RT18_Pos) /*!< 0x00040000 */
  791. #define EXTI_RTSR_RT18 EXTI_RTSR_RT18_Msk /*!< Rising trigger configuration for input line 18 */
  792. /****************** Bit definition for EXTI_FTSR register ******************/
  793. #define EXTI_FTSR_FT0_Pos (0U)
  794. #define EXTI_FTSR_FT0_Msk (0x1UL << EXTI_FTSR_FT0_Pos) /*!< 0x00000001 */
  795. #define EXTI_FTSR_FT0 EXTI_FTSR_FT0_Msk /*!< Falling trigger configuration for input line 0 */
  796. #define EXTI_FTSR_FT1_Pos (1U)
  797. #define EXTI_FTSR_FT1_Msk (0x1UL << EXTI_FTSR_FT1_Pos) /*!< 0x00000002 */
  798. #define EXTI_FTSR_FT1 EXTI_FTSR_FT1_Msk /*!< Falling trigger configuration for input line 1 */
  799. #define EXTI_FTSR_FT2_Pos (2U)
  800. #define EXTI_FTSR_FT2_Msk (0x1UL << EXTI_FTSR_FT2_Pos) /*!< 0x00000004 */
  801. #define EXTI_FTSR_FT2 EXTI_FTSR_FT2_Msk /*!< Falling trigger configuration for input line 2 */
  802. #define EXTI_FTSR_FT3_Pos (3U)
  803. #define EXTI_FTSR_FT3_Msk (0x1UL << EXTI_FTSR_FT3_Pos) /*!< 0x00000008 */
  804. #define EXTI_FTSR_FT3 EXTI_FTSR_FT3_Msk /*!< Falling trigger configuration for input line 3 */
  805. #define EXTI_FTSR_FT4_Pos (4U)
  806. #define EXTI_FTSR_FT4_Msk (0x1UL << EXTI_FTSR_FT4_Pos) /*!< 0x00000010 */
  807. #define EXTI_FTSR_FT4 EXTI_FTSR_FT4_Msk /*!< Falling trigger configuration for input line 4 */
  808. #define EXTI_FTSR_FT5_Pos (5U)
  809. #define EXTI_FTSR_FT5_Msk (0x1UL << EXTI_FTSR_FT5_Pos) /*!< 0x00000020 */
  810. #define EXTI_FTSR_FT5 EXTI_FTSR_FT5_Msk /*!< Falling trigger configuration for input line 5 */
  811. #define EXTI_FTSR_FT6_Pos (6U)
  812. #define EXTI_FTSR_FT6_Msk (0x1UL << EXTI_FTSR_FT6_Pos) /*!< 0x00000040 */
  813. #define EXTI_FTSR_FT6 EXTI_FTSR_FT6_Msk /*!< Falling trigger configuration for input line 6 */
  814. #define EXTI_FTSR_FT7_Pos (7U)
  815. #define EXTI_FTSR_FT7_Msk (0x1UL << EXTI_FTSR_FT7_Pos) /*!< 0x00000080 */
  816. #define EXTI_FTSR_FT7 EXTI_FTSR_FT7_Msk /*!< Falling trigger configuration for input line 7 */
  817. #define EXTI_FTSR_FT17_Pos (17U)
  818. #define EXTI_FTSR_FT17_Msk (0x1UL << EXTI_FTSR_FT17_Pos) /*!< 0x00020000 */
  819. #define EXTI_FTSR_FT17 EXTI_FTSR_FT17_Msk /*!< Falling trigger configuration for input line 17 */
  820. #define EXTI_FTSR_FT18_Pos (18U)
  821. #define EXTI_FTSR_FT18_Msk (0x1UL << EXTI_FTSR_FT18_Pos) /*!< 0x00040000 */
  822. #define EXTI_FTSR_FT18 EXTI_FTSR_FT18_Msk /*!< Falling trigger configuration for input line 18 */
  823. /****************** Bit definition for EXTI_SWIER register *****************/
  824. #define EXTI_SWIER_SWI0_Pos (0U)
  825. #define EXTI_SWIER_SWI0_Msk (0x1UL << EXTI_SWIER_SWI0_Pos) /*!< 0x00000001 */
  826. #define EXTI_SWIER_SWI0 EXTI_SWIER_SWI0_Msk /*!< Software Interrupt on line 0 */
  827. #define EXTI_SWIER_SWI1_Pos (1U)
  828. #define EXTI_SWIER_SWI1_Msk (0x1UL << EXTI_SWIER_SWI1_Pos) /*!< 0x00000002 */
  829. #define EXTI_SWIER_SWI1 EXTI_SWIER_SWI1_Msk /*!< Software Interrupt on line 1 */
  830. #define EXTI_SWIER_SWI2_Pos (2U)
  831. #define EXTI_SWIER_SWI2_Msk (0x1UL << EXTI_SWIER_SWI2_Pos) /*!< 0x00000004 */
  832. #define EXTI_SWIER_SWI2 EXTI_SWIER_SWI2_Msk /*!< Software Interrupt on line 2 */
  833. #define EXTI_SWIER_SWI3_Pos (3U)
  834. #define EXTI_SWIER_SWI3_Msk (0x1UL << EXTI_SWIER_SWI3_Pos) /*!< 0x00000008 */
  835. #define EXTI_SWIER_SWI3 EXTI_SWIER_SWI3_Msk /*!< Software Interrupt on line 3 */
  836. #define EXTI_SWIER_SWI4_Pos (4U)
  837. #define EXTI_SWIER_SWI4_Msk (0x1UL << EXTI_SWIER_SWI4_Pos) /*!< 0x00000010 */
  838. #define EXTI_SWIER_SWI4 EXTI_SWIER_SWI4_Msk /*!< Software Interrupt on line 4 */
  839. #define EXTI_SWIER_SWI5_Pos (5U)
  840. #define EXTI_SWIER_SWI5_Msk (0x1UL << EXTI_SWIER_SWI5_Pos) /*!< 0x00000020 */
  841. #define EXTI_SWIER_SWI5 EXTI_SWIER_SWI5_Msk /*!< Software Interrupt on line 5 */
  842. #define EXTI_SWIER_SWI6_Pos (6U)
  843. #define EXTI_SWIER_SWI6_Msk (0x1UL << EXTI_SWIER_SWI6_Pos) /*!< 0x00000040 */
  844. #define EXTI_SWIER_SWI6 EXTI_SWIER_SWI6_Msk /*!< Software Interrupt on line 6 */
  845. #define EXTI_SWIER_SWI7_Pos (7U)
  846. #define EXTI_SWIER_SWI7_Msk (0x1UL << EXTI_SWIER_SWI7_Pos) /*!< 0x00000080 */
  847. #define EXTI_SWIER_SWI7 EXTI_SWIER_SWI7_Msk /*!< Software Interrupt on line 7 */
  848. #define EXTI_SWIER_SWI17_Pos (17U)
  849. #define EXTI_SWIER_SWI17_Msk (0x1UL << EXTI_SWIER_SWI17_Pos) /*!< 0x00020000 */
  850. #define EXTI_SWIER_SWI17 EXTI_SWIER_SWI17_Msk /*!< Software Interrupt on line 17 */
  851. #define EXTI_SWIER_SWI18_Pos (18U)
  852. #define EXTI_SWIER_SWI18_Msk (0x1UL << EXTI_SWIER_SWI18_Pos) /*!< 0x00040000 */
  853. #define EXTI_SWIER_SWI18 EXTI_SWIER_SWI18_Msk /*!< Software Interrupt on line 18 */
  854. /******************* Bit definition for EXTI_PR register ******************/
  855. #define EXTI_PR_PR0_Pos (0U)
  856. #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
  857. #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Rising Pending Interrupt Flag on line 0 */
  858. #define EXTI_PR_PR1_Pos (1U)
  859. #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
  860. #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Rising Pending Interrupt Flag on line 1 */
  861. #define EXTI_PR_PR2_Pos (2U)
  862. #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
  863. #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Rising Pending Interrupt Flag on line 2 */
  864. #define EXTI_PR_PR3_Pos (3U)
  865. #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
  866. #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Rising Pending Interrupt Flag on line 3 */
  867. #define EXTI_PR_PR4_Pos (4U)
  868. #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos ) /*!< 0x00000010 */
  869. #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Rising Pending Interrupt Flag on line 4 */
  870. #define EXTI_PR_PR5_Pos (5U)
  871. #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos ) /*!< 0x00000020 */
  872. #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Rising Pending Interrupt Flag on line 5 */
  873. #define EXTI_PR_PR6_Pos (6U)
  874. #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
  875. #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Rising Pending Interrupt Flag on line 6 */
  876. #define EXTI_PR_PR7_Pos (7U)
  877. #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
  878. #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Rising Pending Interrupt Flag on line 7 */
  879. #define EXTI_PR_PR17_Pos (17U)
  880. #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
  881. #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Rising Pending Interrupt Flag on line 17 */
  882. #define EXTI_PR_PR18_Pos (18U)
  883. #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00080000 */
  884. #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Rising Pending Interrupt Flag on line 18 */
  885. /***************** Bit definition for EXTI_EXTICR1 register **************/
  886. #define EXTI_EXTICR1_EXTI0_Pos (0U)
  887. #define EXTI_EXTICR1_EXTI0_Msk (0x3UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000003 */
  888. #define EXTI_EXTICR1_EXTI0 EXTI_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  889. #define EXTI_EXTICR1_EXTI0_0 (0x1UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000001 */
  890. #define EXTI_EXTICR1_EXTI0_1 (0x2UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000002 */
  891. #define EXTI_EXTICR1_EXTI1_Pos (8U)
  892. #define EXTI_EXTICR1_EXTI1_Msk (0x3UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000300 */
  893. #define EXTI_EXTICR1_EXTI1 EXTI_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  894. #define EXTI_EXTICR1_EXTI1_0 (0x1UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000100 */
  895. #define EXTI_EXTICR1_EXTI1_1 (0x2UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000200 */
  896. #define EXTI_EXTICR1_EXTI2_Pos (16U)
  897. #define EXTI_EXTICR1_EXTI2_Msk (0x3UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00030000 */
  898. #define EXTI_EXTICR1_EXTI2 EXTI_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  899. #define EXTI_EXTICR1_EXTI2_0 (0x1UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00010000 */
  900. #define EXTI_EXTICR1_EXTI2_1 (0x2UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00020000 */
  901. #define EXTI_EXTICR1_EXTI3_Pos (24U)
  902. #define EXTI_EXTICR1_EXTI3_Msk (0x3UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x03000000 */
  903. #define EXTI_EXTICR1_EXTI3 EXTI_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  904. #define EXTI_EXTICR1_EXTI3_0 (0x1UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x01000000 */
  905. #define EXTI_EXTICR1_EXTI3_1 (0x2UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x02000000 */
  906. /***************** Bit definition for EXTI_EXTICR2 register **************/
  907. #define EXTI_EXTICR2_EXTI4_Pos (0U)
  908. #define EXTI_EXTICR2_EXTI4_Msk (0x3UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000003 */
  909. #define EXTI_EXTICR2_EXTI4 EXTI_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  910. #define EXTI_EXTICR2_EXTI4_0 (0x1UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000001 */
  911. #define EXTI_EXTICR2_EXTI4_1 (0x2UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000002 */
  912. #define EXTI_EXTICR2_EXTI5_Pos (8U)
  913. #define EXTI_EXTICR2_EXTI5_Msk (0x1UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000100 */
  914. #define EXTI_EXTICR2_EXTI5 EXTI_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  915. #define EXTI_EXTICR2_EXTI6_Pos (16U)
  916. #define EXTI_EXTICR2_EXTI6_Msk (0x1UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00010000 */
  917. #define EXTI_EXTICR2_EXTI6 EXTI_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  918. #define EXTI_EXTICR2_EXTI7_Pos (24U)
  919. #define EXTI_EXTICR2_EXTI7_Msk (0x1UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x01000000 */
  920. #define EXTI_EXTICR2_EXTI7 EXTI_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  921. /******************* Bit definition for EXTI_IMR1 register ******************/
  922. #define EXTI_IMR_IM_Pos (0U)
  923. #define EXTI_IMR_IM_Msk (0x200600FFUL << EXTI_IMR_IM_Pos) /*!< 0x200600FF */
  924. #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
  925. #define EXTI_IMR_IM0_Pos (0U)
  926. #define EXTI_IMR_IM0_Msk (0x1UL << EXTI_IMR_IM0_Pos) /*!< 0x00000001 */
  927. #define EXTI_IMR_IM0 EXTI_IMR_IM0_Msk /*!< Interrupt Mask on line 0 */
  928. #define EXTI_IMR_IM1_Pos (1U)
  929. #define EXTI_IMR_IM1_Msk (0x1UL << EXTI_IMR_IM1_Pos) /*!< 0x00000002 */
  930. #define EXTI_IMR_IM1 EXTI_IMR_IM1_Msk /*!< Interrupt Mask on line 1 */
  931. #define EXTI_IMR_IM2_Pos (2U)
  932. #define EXTI_IMR_IM2_Msk (0x1UL << EXTI_IMR_IM2_Pos) /*!< 0x00000004 */
  933. #define EXTI_IMR_IM2 EXTI_IMR_IM2_Msk /*!< Interrupt Mask on line 2 */
  934. #define EXTI_IMR_IM3_Pos (3U)
  935. #define EXTI_IMR_IM3_Msk (0x1UL << EXTI_IMR_IM3_Pos) /*!< 0x00000008 */
  936. #define EXTI_IMR_IM3 EXTI_IMR_IM3_Msk /*!< Interrupt Mask on line 3 */
  937. #define EXTI_IMR_IM4_Pos (4U)
  938. #define EXTI_IMR_IM4_Msk (0x1UL << EXTI_IMR_IM4_Pos) /*!< 0x00000010 */
  939. #define EXTI_IMR_IM4 EXTI_IMR_IM4_Msk /*!< Interrupt Mask on line 4 */
  940. #define EXTI_IMR_IM5_Pos (5U)
  941. #define EXTI_IMR_IM5_Msk (0x1UL << EXTI_IMR_IM5_Pos) /*!< 0x00000020 */
  942. #define EXTI_IMR_IM5 EXTI_IMR_IM5_Msk /*!< Interrupt Mask on line 5 */
  943. #define EXTI_IMR_IM6_Pos (6U)
  944. #define EXTI_IMR_IM6_Msk (0x1UL << EXTI_IMR_IM6_Pos) /*!< 0x00000040 */
  945. #define EXTI_IMR_IM6 EXTI_IMR_IM6_Msk /*!< Interrupt Mask on line 6 */
  946. #define EXTI_IMR_IM7_Pos (7U)
  947. #define EXTI_IMR_IM7_Msk (0x1UL << EXTI_IMR_IM7_Pos) /*!< 0x00000080 */
  948. #define EXTI_IMR_IM7 EXTI_IMR_IM7_Msk /*!< Interrupt Mask on line 7 */
  949. #define EXTI_IMR_IM17_Pos (17U)
  950. #define EXTI_IMR_IM17_Msk (0x1UL << EXTI_IMR_IM17_Pos) /*!< 0x00020000 */
  951. #define EXTI_IMR_IM17 EXTI_IMR_IM17_Msk /*!< Interrupt Mask on line 17 */
  952. #define EXTI_IMR_IM18_Pos (18U)
  953. #define EXTI_IMR_IM18_Msk (0x1UL << EXTI_IMR_IM18_Pos) /*!< 0x00040000 */
  954. #define EXTI_IMR_IM18 EXTI_IMR_IM18_Msk /*!< Interrupt Mask on line 18 */
  955. #define EXTI_IMR_IM29_Pos (29U)
  956. #define EXTI_IMR_IM29_Msk (0x1UL << EXTI_IMR_IM29_Pos) /*!< 0x20000000 */
  957. #define EXTI_IMR_IM29 EXTI_IMR_IM29_Msk /*!< Interrupt Mask on line 29 */
  958. /******************* Bit definition for EXTI_EMR1 register ******************/
  959. #define EXTI_EMR_EM_Pos (0U)
  960. #define EXTI_EMR_EM_Msk (0x200600FFUL << EXTI_EMR_EM_Pos) /*!< 0x200600FF */
  961. #define EXTI_EMR_EM EXTI_EMR_EM_Msk /*!< Event Mask All */
  962. #define EXTI_EMR_EM0_Pos (0U)
  963. #define EXTI_EMR_EM0_Msk (0x1UL << EXTI_EMR_EM0_Pos) /*!< 0x00000001 */
  964. #define EXTI_EMR_EM0 EXTI_EMR_EM0_Msk /*!< Event Mask on line 0 */
  965. #define EXTI_EMR_EM1_Pos (1U)
  966. #define EXTI_EMR_EM1_Msk (0x1UL << EXTI_EMR_EM1_Pos) /*!< 0x00000002 */
  967. #define EXTI_EMR_EM1 EXTI_EMR_EM1_Msk /*!< Event Mask on line 1 */
  968. #define EXTI_EMR_EM2_Pos (2U)
  969. #define EXTI_EMR_EM2_Msk (0x1UL << EXTI_EMR_EM2_Pos) /*!< 0x00000004 */
  970. #define EXTI_EMR_EM2 EXTI_EMR_EM2_Msk /*!< Event Mask on line 2 */
  971. #define EXTI_EMR_EM3_Pos (3U)
  972. #define EXTI_EMR_EM3_Msk (0x1UL << EXTI_EMR_EM3_Pos) /*!< 0x00000008 */
  973. #define EXTI_EMR_EM3 EXTI_EMR_EM3_Msk /*!< Event Mask on line 3 */
  974. #define EXTI_EMR_EM4_Pos (4U)
  975. #define EXTI_EMR_EM4_Msk (0x1UL << EXTI_EMR_EM4_Pos) /*!< 0x00000010 */
  976. #define EXTI_EMR_EM4 EXTI_EMR_EM4_Msk /*!< Event Mask on line 4 */
  977. #define EXTI_EMR_EM5_Pos (5U)
  978. #define EXTI_EMR_EM5_Msk (0x1UL << EXTI_EMR_EM5_Pos) /*!< 0x00000020 */
  979. #define EXTI_EMR_EM5 EXTI_EMR_EM5_Msk /*!< Event Mask on line 5 */
  980. #define EXTI_EMR_EM6_Pos (6U)
  981. #define EXTI_EMR_EM6_Msk (0x1UL << EXTI_EMR_EM6_Pos) /*!< 0x00000040 */
  982. #define EXTI_EMR_EM6 EXTI_EMR_EM6_Msk /*!< Event Mask on line 6 */
  983. #define EXTI_EMR_EM7_Pos (7U)
  984. #define EXTI_EMR_EM7_Msk (0x1UL << EXTI_EMR_EM7_Pos) /*!< 0x00000080 */
  985. #define EXTI_EMR_EM7 EXTI_EMR_EM7_Msk /*!< Event Mask on line 7 */
  986. #define EXTI_EMR_EM17_Pos (17U)
  987. #define EXTI_EMR_EM17_Msk (0x1UL << EXTI_EMR_EM17_Pos) /*!< 0x00020000 */
  988. #define EXTI_EMR_EM17 EXTI_EMR_EM17_Msk /*!< Event Mask on line 17 */
  989. #define EXTI_EMR_EM18_Pos (18U)
  990. #define EXTI_EMR_EM18_Msk (0x1UL << EXTI_EMR_EM18_Pos) /*!< 0x00040000 */
  991. #define EXTI_EMR_EM18 EXTI_EMR_EM18_Msk /*!< Event Mask on line 18 */
  992. #define EXTI_EMR_EM29_Pos (29U)
  993. #define EXTI_EMR_EM29_Msk (0x1UL << EXTI_EMR_EM29_Pos) /*!< 0x20000000 */
  994. #define EXTI_EMR_EM29 EXTI_EMR_EM29_Msk /*!< Event Mask on line 29 */
  995. /******************************************************************************/
  996. /* */
  997. /* FLASH and Option Bytes Registers */
  998. /* */
  999. /******************************************************************************/
  1000. #define GPIO_NRST_CONFIG_SUPPORT /*!< GPIO feature available only on specific devices: Configure NRST pin */
  1001. #define FLASH_SECURABLE_MEMORY_SUPPORT /*!< Flash feature available only on specific devices: allow to secure memory */
  1002. #define FLASH_PCROP_SUPPORT /*!< Flash feature available only on specific devices: proprietary code read protection areas selected by option */
  1003. /******************* Bits definition for FLASH_ACR register *****************/
  1004. #define FLASH_ACR_LATENCY_Pos (0U)
  1005. #define FLASH_ACR_LATENCY_Msk (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  1006. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
  1007. /****************** Bit definition for FLASH_KEYR register ******************/
  1008. #define FLASH_KEYR_KEY_Pos (0U)
  1009. #define FLASH_KEYR_KEY_Msk (0xFFFFFFFFUL << FLASH_KEYR_KEY_Pos) /*!< 0xFFFFFFFF */
  1010. #define FLASH_KEYR_KEY FLASH_KEYR_KEY_Msk /*!< FPEC Key */
  1011. /***************** Bit definition for FLASH_OPTKEYR register ****************/
  1012. #define FLASH_OPTKEYR_OPTKEY_Pos (0U)
  1013. #define FLASH_OPTKEYR_OPTKEY_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEY_Pos) /*!< 0xFFFFFFFF */
  1014. #define FLASH_OPTKEYR_OPTKEY FLASH_OPTKEYR_OPTKEY_Msk /*!< Option Byte Key */
  1015. /****************** FLASH Keys **********************************************/
  1016. #define FLASH_KEY1_Pos (0U)
  1017. #define FLASH_KEY1_Msk (0x45670123UL << FLASH_KEY1_Pos) /*!< 0x45670123 */
  1018. #define FLASH_KEY1 FLASH_KEY1_Msk /*!< Flash program erase key1 */
  1019. #define FLASH_KEY2_Pos (0U)
  1020. #define FLASH_KEY2_Msk (0xCDEF89ABUL << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */
  1021. #define FLASH_KEY2 FLASH_KEY2_Msk /*!< Flash program erase key2: used with FLASH_PEKEY1
  1022. to unlock the write access to the FPEC. */
  1023. #define FLASH_OPTKEY1_Pos (0U)
  1024. #define FLASH_OPTKEY1_Msk (0x08192A3BUL << FLASH_OPTKEY1_Pos) /*!< 0x08192A3B */
  1025. #define FLASH_OPTKEY1 FLASH_OPTKEY1_Msk /*!< Flash option key1 */
  1026. #define FLASH_OPTKEY2_Pos (0U)
  1027. #define FLASH_OPTKEY2_Msk (0x4C5D6E7FUL << FLASH_OPTKEY2_Pos) /*!< 0x4C5D6E7F */
  1028. #define FLASH_OPTKEY2 FLASH_OPTKEY2_Msk /*!< Flash option key2: used with FLASH_OPTKEY1 to
  1029. unlock the write access to the option byte block */
  1030. /******************* Bits definition for FLASH_SR register ******************/
  1031. #define FLASH_SR_EOP_Pos (0U)
  1032. #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
  1033. #define FLASH_SR_EOP FLASH_SR_EOP_Msk
  1034. #define FLASH_SR_WRPERR_Pos (4U)
  1035. #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
  1036. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
  1037. #define FLASH_SR_OPTVERR_Pos (15U)
  1038. #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */
  1039. #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk
  1040. #define FLASH_SR_BSY_Pos (16U)
  1041. #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
  1042. #define FLASH_SR_BSY FLASH_SR_BSY_Msk
  1043. /******************* Bits definition for FLASH_CR register ******************/
  1044. #define FLASH_CR_PG_Pos (0U)
  1045. #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  1046. #define FLASH_CR_PG FLASH_CR_PG_Msk
  1047. #define FLASH_CR_PER_Pos (1U)
  1048. #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  1049. #define FLASH_CR_PER FLASH_CR_PER_Msk
  1050. #define FLASH_CR_MER_Pos (2U)
  1051. #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */
  1052. #define FLASH_CR_MER FLASH_CR_MER_Msk
  1053. #define FLASH_CR_SER_Pos (11U)
  1054. #define FLASH_CR_SER_Msk (0x1UL << FLASH_CR_SER_Pos) /*!< 0x00000800 */
  1055. #define FLASH_CR_SER FLASH_CR_SER_Msk
  1056. #define FLASH_CR_OPTSTRT_Pos (17U)
  1057. #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */
  1058. #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk
  1059. #define FLASH_CR_PGSTRT_Pos (19U)
  1060. #define FLASH_CR_PGSTRT_Msk (0x1UL << FLASH_CR_PGSTRT_Pos) /*!< 0x00080000 */
  1061. #define FLASH_CR_PGSTRT FLASH_CR_PGSTRT_Msk
  1062. #define FLASH_CR_EOPIE_Pos (24U)
  1063. #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
  1064. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
  1065. #define FLASH_CR_ERRIE_Pos (25U)
  1066. #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
  1067. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
  1068. #define FLASH_CR_OBL_LAUNCH_Pos (27U)
  1069. #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
  1070. #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk
  1071. #define FLASH_CR_OPTLOCK_Pos (30U)
  1072. #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */
  1073. #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk
  1074. #define FLASH_CR_LOCK_Pos (31U)
  1075. #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
  1076. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
  1077. /******************* Bits definition for FLASH_OPTR register ****************/
  1078. #define FLASH_OPTR_BOR_EN_Pos (8U)
  1079. #define FLASH_OPTR_BOR_EN_Msk (0x1UL << FLASH_OPTR_BOR_EN_Pos) /*!< 0x00000100 */
  1080. #define FLASH_OPTR_BOR_EN FLASH_OPTR_BOR_EN_Msk
  1081. #define FLASH_OPTR_BOR_LEV_Pos (9U)
  1082. #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000E00 */
  1083. #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk
  1084. #define FLASH_OPTR_BOR_LEV_0 (0x1UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */
  1085. #define FLASH_OPTR_BOR_LEV_1 (0x2UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */
  1086. #define FLASH_OPTR_BOR_LEV_2 (0x4UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000800 */
  1087. #define FLASH_OPTR_IWDG_SW_Pos (12U)
  1088. #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
  1089. #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk
  1090. #define FLASH_OPTR_SWD_MODE_Pos (13U)
  1091. #define FLASH_OPTR_SWD_MODE_Msk (0x1UL << FLASH_OPTR_SWD_MODE_Pos) /*!< 0x00020000 */
  1092. #define FLASH_OPTR_SWD_MODE FLASH_OPTR_SWD_MODE_Msk
  1093. #define FLASH_OPTR_NRST_MODE_Pos (14U)
  1094. #define FLASH_OPTR_NRST_MODE_Msk (0x1UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x08000000 */
  1095. #define FLASH_OPTR_NRST_MODE FLASH_OPTR_NRST_MODE_Msk
  1096. #define FLASH_OPTR_IWDG_STOP_Pos (15U)
  1097. #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x02000000 */
  1098. #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk
  1099. /******************* Bits definition for FLASH_SDKR register ****************/
  1100. #define FLASH_SDKR_SDK_STRT_Pos (0U)
  1101. #define FLASH_SDKR_SDK_STRT_Msk (0xFUL << FLASH_SDKR_SDK_STRT_Pos)
  1102. #define FLASH_SDKR_SDK_STRT FLASH_SDKR_SDK_STRT_Msk
  1103. #define FLASH_SDKR_SDK_STRT_0 (0x01UL << FLASH_SDKR_SDK_STRT_Pos)
  1104. #define FLASH_SDKR_SDK_STRT_1 (0x02UL << FLASH_SDKR_SDK_STRT_Pos)
  1105. #define FLASH_SDKR_SDK_STRT_2 (0x04UL << FLASH_SDKR_SDK_STRT_Pos)
  1106. #define FLASH_SDKR_SDK_STRT_3 (0x08UL << FLASH_SDKR_SDK_STRT_Pos)
  1107. #define FLASH_SDKR_SDK_END_Pos (8U)
  1108. #define FLASH_SDKR_SDK_END_Msk (0xFUL << FLASH_SDKR_SDK_END_Pos)
  1109. #define FLASH_SDKR_SDK_END FLASH_SDKR_SDK_END_Msk
  1110. #define FLASH_SDKR_SDK_END_0 (0x01UL << FLASH_SDKR_SDK_END_Pos)
  1111. #define FLASH_SDKR_SDK_END_1 (0x02UL << FLASH_SDKR_SDK_END_Pos)
  1112. #define FLASH_SDKR_SDK_END_2 (0x04UL << FLASH_SDKR_SDK_END_Pos)
  1113. #define FLASH_SDKR_SDK_END_3 (0x08UL << FLASH_SDKR_SDK_END_Pos)
  1114. /****************** Bits definition for FLASH_BTCR register ***************/
  1115. #define FLASH_BTCR_BOOT_SIZE_Pos (0U)
  1116. #define FLASH_BTCR_BOOT_SIZE_Msk (0x7UL << FLASH_BTCR_BOOT_SIZE_Pos) /*!< 0x00000007 */
  1117. #define FLASH_BTCR_BOOT_SIZE FLASH_BTCR_BOOT_SIZE_Msk
  1118. #define FLASH_BTCR_BOOT_SIZE_0 (0x0001UL << FLASH_BTCR_BOOT_SIZE_Pos)
  1119. #define FLASH_BTCR_BOOT_SIZE_1 (0x0002UL << FLASH_BTCR_BOOT_SIZE_Pos)
  1120. #define FLASH_BTCR_BOOT_SIZE_2 (0x0004UL << FLASH_BTCR_BOOT_SIZE_Pos)
  1121. #define FLASH_BTCR_BOOT0_Pos (14U)
  1122. #define FLASH_BTCR_BOOT0_Msk (0x1UL << FLASH_BTCR_BOOT0_Pos) /*!< 0x00004000 */
  1123. #define FLASH_BTCR_BOOT0 FLASH_BTCR_BOOT0_Msk
  1124. #define FLASH_BTCR_NBOOT1_Pos (15U)
  1125. #define FLASH_BTCR_NBOOT1_Msk (0x1UL << FLASH_BTCR_NBOOT1_Pos) /*!< 0x00008000 */
  1126. #define FLASH_BTCR_NBOOT1 FLASH_BTCR_NBOOT1_Msk
  1127. /****************** Bits definition for FLASH_WRPR register ***************/
  1128. #define FLASH_WRPR_WRP_Pos (0U)
  1129. #define FLASH_WRPR_WRP_Msk (0x3FUL << FLASH_WRPR_WRP_Pos) /*!< 0x0000003F */
  1130. #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk
  1131. #define FLASH_WRPR_WRP_0 (0x0001UL << FLASH_WRPR_WRP_Pos)
  1132. #define FLASH_WRPR_WRP_1 (0x0002UL << FLASH_WRPR_WRP_Pos)
  1133. #define FLASH_WRPR_WRP_2 (0x0004UL << FLASH_WRPR_WRP_Pos)
  1134. #define FLASH_WRPR_WRP_3 (0x0008UL << FLASH_WRPR_WRP_Pos)
  1135. #define FLASH_WRPR_WRP_4 (0x0010UL << FLASH_WRPR_WRP_Pos)
  1136. #define FLASH_WRPR_WRP_5 (0x0020UL << FLASH_WRPR_WRP_Pos)
  1137. /****************** Bits definition for FLASH_STCR register ***************/
  1138. #define FLASH_STCR_SLEEP_EN_Pos (0U)
  1139. #define FLASH_STCR_SLEEP_EN_Msk (0x1U << FLASH_STCR_SLEEP_EN_Pos)
  1140. #define FLASH_STCR_SLEEP_EN FLASH_STCR_SLEEP_EN_Msk
  1141. #define FLASH_STCR_SLEEP_TIME_Pos (8U)
  1142. #define FLASH_STCR_SLEEP_TIME_Msk (0xFFU << FLASH_STCR_SLEEP_TIME_Pos)
  1143. #define FLASH_STCR_SLEEP_TIME FLASH_STCR_SLEEP_TIME_Msk
  1144. /****************** Bits definition for FLASH_TS0 register ***************/
  1145. #define FLASH_TS0_TS0_Pos (0U)
  1146. #define FLASH_TS0_TS0_Msk (0x1FFUL << FLASH_TS0_TS0_Pos) /*!< 0x000001FF */
  1147. #define FLASH_TS0_TS0 FLASH_TS0_TS0_Msk
  1148. /****************** Bits definition for FLASH_TS1 register ***************/
  1149. #define FLASH_TS1_TS1_Pos (0U)
  1150. #define FLASH_TS1_TS1_Msk (0x3FFUL << FLASH_TS1_TS1_Pos) /*!< 0x000003FF */
  1151. #define FLASH_TS1_TS1 FLASH_TS1_TS1_Msk
  1152. /****************** Bits definition for FLASH_TS2P register ***************/
  1153. #define FLASH_TS2P_TS2P_Pos (0U)
  1154. #define FLASH_TS2P_TS2P_Msk (0x1FFUL << FLASH_TS2P_TS2P_Pos) /*!< 0x000001FF */
  1155. #define FLASH_TS2P_TS2P FLASH_TS2P_TS2P_Msk
  1156. /****************** Bits definition for FLASH_TPS3 register ***************/
  1157. #define FLASH_TPS3_TPS3_Pos (0U)
  1158. #define FLASH_TPS3_TPS3_Msk (0xFFFUL << FLASH_TPS3_TPS3_Pos) /*!< 0x00000FFF */
  1159. #define FLASH_TPS3_TPS3 FLASH_TPS3_TPS3_Msk
  1160. /****************** Bits definition for FLASH_TS3 register ***************/
  1161. #define FLASH_TS3_TS3_Pos (0U)
  1162. #define FLASH_TS3_TS3_Msk (0x1FFUL << FLASH_TS3_TS3_Pos) /*!< 0x000001FF */
  1163. #define FLASH_TS3_TS3 FLASH_TS3_TS3_Msk
  1164. /****************** Bits definition for FLASH_PERTPE register ***************/
  1165. #define FLASH_PERTPE_PERTPE_Pos (0U)
  1166. #define FLASH_PERTPE_PERTPE_Msk (0x3FFFFUL << FLASH_PERTPE_PERTPE_Pos) /*!< 0x0003FFFF */
  1167. #define FLASH_PERTPE_PERTPE FLASH_PERTPE_PERTPE_Msk
  1168. /****************** Bits definition for FLASH_SMERTPE register ***************/
  1169. #define FLASH_SMERTPE_SMERTPE_Pos (0U)
  1170. #define FLASH_SMERTPE_SMERTPE_Msk (0x3FFFFUL << FLASH_SMERTPE_SMERTPE_Pos) /*!< 0x0003FFFF */
  1171. #define FLASH_SMERTPE_SMERTPE FLASH_SMERTPE_SMERTPE_Msk
  1172. /****************** Bits definition for FLASH_PRGTPE register ***************/
  1173. #define FLASH_PRGTPE_PRGTPE_Pos (0U)
  1174. #define FLASH_PRGTPE_PRGTPE_Msk (0xFFFFUL << FLASH_PRGTPE_PRGTPE_Pos) /*!< 0x0000FFFF */
  1175. #define FLASH_PRGTPE_PRGTPE FLASH_PRGTPE_PRGTPE_Msk
  1176. /****************** Bits definition for FLASH_PRETPE register ***************/
  1177. #define FLASH_PRETPE_PRETPE_Pos (0U)
  1178. #define FLASH_PRETPE_PRETPE_Msk (0x3FFFUL << FLASH_PRETPE_PRETPE_Pos) /*!< 0x00003FFF */
  1179. #define FLASH_PRETPE_PRETPE FLASH_PRETPE_PRETPE_Msk
  1180. /******************************************************************************/
  1181. /* */
  1182. /* General Purpose I/O (GPIO) */
  1183. /* */
  1184. /******************************************************************************/
  1185. /****************** Bits definition for GPIO_MODER register *****************/
  1186. #define GPIO_MODER_MODE0_Pos (0U)
  1187. #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  1188. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  1189. #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  1190. #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  1191. #define GPIO_MODER_MODE1_Pos (2U)
  1192. #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  1193. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  1194. #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  1195. #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  1196. #define GPIO_MODER_MODE2_Pos (4U)
  1197. #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  1198. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  1199. #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  1200. #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  1201. #define GPIO_MODER_MODE3_Pos (6U)
  1202. #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  1203. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  1204. #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  1205. #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  1206. #define GPIO_MODER_MODE4_Pos (8U)
  1207. #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  1208. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  1209. #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  1210. #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  1211. #define GPIO_MODER_MODE5_Pos (10U)
  1212. #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  1213. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  1214. #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  1215. #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  1216. #define GPIO_MODER_MODE6_Pos (12U)
  1217. #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  1218. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  1219. #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  1220. #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  1221. #define GPIO_MODER_MODE7_Pos (14U)
  1222. #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  1223. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  1224. #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  1225. #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  1226. #define GPIO_MODER_MODE8_Pos (16U)
  1227. #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  1228. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  1229. #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  1230. #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  1231. #define GPIO_MODER_MODE9_Pos (18U)
  1232. #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  1233. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  1234. #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  1235. #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  1236. #define GPIO_MODER_MODE10_Pos (20U)
  1237. #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  1238. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  1239. #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  1240. #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  1241. #define GPIO_MODER_MODE11_Pos (22U)
  1242. #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  1243. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  1244. #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  1245. #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  1246. #define GPIO_MODER_MODE12_Pos (24U)
  1247. #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  1248. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  1249. #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  1250. #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  1251. #define GPIO_MODER_MODE13_Pos (26U)
  1252. #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  1253. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  1254. #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  1255. #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  1256. #define GPIO_MODER_MODE14_Pos (28U)
  1257. #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  1258. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  1259. #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  1260. #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  1261. #define GPIO_MODER_MODE15_Pos (30U)
  1262. #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  1263. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  1264. #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  1265. #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  1266. /****************** Bits definition for GPIO_OTYPER register ****************/
  1267. #define GPIO_OTYPER_OT0_Pos (0U)
  1268. #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  1269. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  1270. #define GPIO_OTYPER_OT1_Pos (1U)
  1271. #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  1272. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  1273. #define GPIO_OTYPER_OT2_Pos (2U)
  1274. #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  1275. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  1276. #define GPIO_OTYPER_OT3_Pos (3U)
  1277. #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  1278. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  1279. #define GPIO_OTYPER_OT4_Pos (4U)
  1280. #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  1281. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  1282. #define GPIO_OTYPER_OT5_Pos (5U)
  1283. #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  1284. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  1285. #define GPIO_OTYPER_OT6_Pos (6U)
  1286. #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  1287. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  1288. #define GPIO_OTYPER_OT7_Pos (7U)
  1289. #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  1290. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  1291. #define GPIO_OTYPER_OT8_Pos (8U)
  1292. #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  1293. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  1294. #define GPIO_OTYPER_OT9_Pos (9U)
  1295. #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  1296. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  1297. #define GPIO_OTYPER_OT10_Pos (10U)
  1298. #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  1299. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  1300. #define GPIO_OTYPER_OT11_Pos (11U)
  1301. #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  1302. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  1303. #define GPIO_OTYPER_OT12_Pos (12U)
  1304. #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  1305. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  1306. #define GPIO_OTYPER_OT13_Pos (13U)
  1307. #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  1308. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  1309. #define GPIO_OTYPER_OT14_Pos (14U)
  1310. #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  1311. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  1312. #define GPIO_OTYPER_OT15_Pos (15U)
  1313. #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  1314. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  1315. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  1316. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  1317. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  1318. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  1319. #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  1320. #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  1321. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  1322. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  1323. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  1324. #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  1325. #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  1326. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  1327. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  1328. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  1329. #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  1330. #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  1331. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  1332. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  1333. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  1334. #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  1335. #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  1336. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  1337. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  1338. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  1339. #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  1340. #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  1341. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  1342. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  1343. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  1344. #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  1345. #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  1346. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  1347. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  1348. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  1349. #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  1350. #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  1351. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  1352. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  1353. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  1354. #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  1355. #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  1356. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  1357. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  1358. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  1359. #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  1360. #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  1361. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  1362. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  1363. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  1364. #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  1365. #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  1366. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  1367. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  1368. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  1369. #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  1370. #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  1371. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  1372. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  1373. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  1374. #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  1375. #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  1376. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  1377. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  1378. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  1379. #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  1380. #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  1381. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  1382. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  1383. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  1384. #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  1385. #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  1386. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  1387. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  1388. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  1389. #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  1390. #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  1391. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  1392. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  1393. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  1394. #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  1395. #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  1396. /****************** Bits definition for GPIO_PUPDR register *****************/
  1397. #define GPIO_PUPDR_PUPD0_Pos (0U)
  1398. #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  1399. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  1400. #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  1401. #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  1402. #define GPIO_PUPDR_PUPD1_Pos (2U)
  1403. #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  1404. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  1405. #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  1406. #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  1407. #define GPIO_PUPDR_PUPD2_Pos (4U)
  1408. #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  1409. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  1410. #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  1411. #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  1412. #define GPIO_PUPDR_PUPD3_Pos (6U)
  1413. #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  1414. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  1415. #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  1416. #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  1417. #define GPIO_PUPDR_PUPD4_Pos (8U)
  1418. #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  1419. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  1420. #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  1421. #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  1422. #define GPIO_PUPDR_PUPD5_Pos (10U)
  1423. #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  1424. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  1425. #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  1426. #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  1427. #define GPIO_PUPDR_PUPD6_Pos (12U)
  1428. #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  1429. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  1430. #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  1431. #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  1432. #define GPIO_PUPDR_PUPD7_Pos (14U)
  1433. #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  1434. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  1435. #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  1436. #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  1437. #define GPIO_PUPDR_PUPD8_Pos (16U)
  1438. #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  1439. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  1440. #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  1441. #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  1442. #define GPIO_PUPDR_PUPD9_Pos (18U)
  1443. #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  1444. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  1445. #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  1446. #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  1447. #define GPIO_PUPDR_PUPD10_Pos (20U)
  1448. #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  1449. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  1450. #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  1451. #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  1452. #define GPIO_PUPDR_PUPD11_Pos (22U)
  1453. #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  1454. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  1455. #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  1456. #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  1457. #define GPIO_PUPDR_PUPD12_Pos (24U)
  1458. #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  1459. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  1460. #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  1461. #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  1462. #define GPIO_PUPDR_PUPD13_Pos (26U)
  1463. #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  1464. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  1465. #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  1466. #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  1467. #define GPIO_PUPDR_PUPD14_Pos (28U)
  1468. #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  1469. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  1470. #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  1471. #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  1472. #define GPIO_PUPDR_PUPD15_Pos (30U)
  1473. #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  1474. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  1475. #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  1476. #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  1477. /****************** Bits definition for GPIO_IDR register *******************/
  1478. #define GPIO_IDR_ID0_Pos (0U)
  1479. #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  1480. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  1481. #define GPIO_IDR_ID1_Pos (1U)
  1482. #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  1483. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  1484. #define GPIO_IDR_ID2_Pos (2U)
  1485. #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  1486. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  1487. #define GPIO_IDR_ID3_Pos (3U)
  1488. #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  1489. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  1490. #define GPIO_IDR_ID4_Pos (4U)
  1491. #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  1492. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  1493. #define GPIO_IDR_ID5_Pos (5U)
  1494. #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  1495. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  1496. #define GPIO_IDR_ID6_Pos (6U)
  1497. #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  1498. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  1499. #define GPIO_IDR_ID7_Pos (7U)
  1500. #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  1501. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  1502. #define GPIO_IDR_ID8_Pos (8U)
  1503. #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  1504. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  1505. #define GPIO_IDR_ID9_Pos (9U)
  1506. #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  1507. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  1508. #define GPIO_IDR_ID10_Pos (10U)
  1509. #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  1510. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  1511. #define GPIO_IDR_ID11_Pos (11U)
  1512. #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  1513. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  1514. #define GPIO_IDR_ID12_Pos (12U)
  1515. #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  1516. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  1517. #define GPIO_IDR_ID13_Pos (13U)
  1518. #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  1519. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  1520. #define GPIO_IDR_ID14_Pos (14U)
  1521. #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  1522. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  1523. #define GPIO_IDR_ID15_Pos (15U)
  1524. #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  1525. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  1526. /****************** Bits definition for GPIO_ODR register *******************/
  1527. #define GPIO_ODR_OD0_Pos (0U)
  1528. #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  1529. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  1530. #define GPIO_ODR_OD1_Pos (1U)
  1531. #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  1532. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  1533. #define GPIO_ODR_OD2_Pos (2U)
  1534. #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  1535. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  1536. #define GPIO_ODR_OD3_Pos (3U)
  1537. #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  1538. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  1539. #define GPIO_ODR_OD4_Pos (4U)
  1540. #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  1541. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  1542. #define GPIO_ODR_OD5_Pos (5U)
  1543. #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  1544. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  1545. #define GPIO_ODR_OD6_Pos (6U)
  1546. #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  1547. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  1548. #define GPIO_ODR_OD7_Pos (7U)
  1549. #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  1550. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  1551. #define GPIO_ODR_OD8_Pos (8U)
  1552. #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  1553. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  1554. #define GPIO_ODR_OD9_Pos (9U)
  1555. #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  1556. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  1557. #define GPIO_ODR_OD10_Pos (10U)
  1558. #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  1559. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  1560. #define GPIO_ODR_OD11_Pos (11U)
  1561. #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  1562. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  1563. #define GPIO_ODR_OD12_Pos (12U)
  1564. #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  1565. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  1566. #define GPIO_ODR_OD13_Pos (13U)
  1567. #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  1568. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  1569. #define GPIO_ODR_OD14_Pos (14U)
  1570. #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  1571. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  1572. #define GPIO_ODR_OD15_Pos (15U)
  1573. #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  1574. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  1575. /****************** Bits definition for GPIO_BSRR register ******************/
  1576. #define GPIO_BSRR_BS0_Pos (0U)
  1577. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  1578. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  1579. #define GPIO_BSRR_BS1_Pos (1U)
  1580. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  1581. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  1582. #define GPIO_BSRR_BS2_Pos (2U)
  1583. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  1584. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  1585. #define GPIO_BSRR_BS3_Pos (3U)
  1586. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  1587. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  1588. #define GPIO_BSRR_BS4_Pos (4U)
  1589. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  1590. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  1591. #define GPIO_BSRR_BS5_Pos (5U)
  1592. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  1593. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  1594. #define GPIO_BSRR_BS6_Pos (6U)
  1595. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  1596. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  1597. #define GPIO_BSRR_BS7_Pos (7U)
  1598. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  1599. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  1600. #define GPIO_BSRR_BS8_Pos (8U)
  1601. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  1602. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  1603. #define GPIO_BSRR_BS9_Pos (9U)
  1604. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  1605. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  1606. #define GPIO_BSRR_BS10_Pos (10U)
  1607. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  1608. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  1609. #define GPIO_BSRR_BS11_Pos (11U)
  1610. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  1611. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  1612. #define GPIO_BSRR_BS12_Pos (12U)
  1613. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  1614. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  1615. #define GPIO_BSRR_BS13_Pos (13U)
  1616. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  1617. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  1618. #define GPIO_BSRR_BS14_Pos (14U)
  1619. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  1620. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  1621. #define GPIO_BSRR_BS15_Pos (15U)
  1622. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  1623. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  1624. #define GPIO_BSRR_BR0_Pos (16U)
  1625. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  1626. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  1627. #define GPIO_BSRR_BR1_Pos (17U)
  1628. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  1629. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  1630. #define GPIO_BSRR_BR2_Pos (18U)
  1631. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  1632. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  1633. #define GPIO_BSRR_BR3_Pos (19U)
  1634. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  1635. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  1636. #define GPIO_BSRR_BR4_Pos (20U)
  1637. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  1638. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  1639. #define GPIO_BSRR_BR5_Pos (21U)
  1640. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  1641. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  1642. #define GPIO_BSRR_BR6_Pos (22U)
  1643. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  1644. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  1645. #define GPIO_BSRR_BR7_Pos (23U)
  1646. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  1647. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  1648. #define GPIO_BSRR_BR8_Pos (24U)
  1649. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  1650. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  1651. #define GPIO_BSRR_BR9_Pos (25U)
  1652. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  1653. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  1654. #define GPIO_BSRR_BR10_Pos (26U)
  1655. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  1656. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  1657. #define GPIO_BSRR_BR11_Pos (27U)
  1658. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  1659. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  1660. #define GPIO_BSRR_BR12_Pos (28U)
  1661. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  1662. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  1663. #define GPIO_BSRR_BR13_Pos (29U)
  1664. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  1665. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  1666. #define GPIO_BSRR_BR14_Pos (30U)
  1667. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  1668. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  1669. #define GPIO_BSRR_BR15_Pos (31U)
  1670. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  1671. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  1672. /****************** Bit definition for GPIO_LCKR register *********************/
  1673. #define GPIO_LCKR_LCK0_Pos (0U)
  1674. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  1675. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  1676. #define GPIO_LCKR_LCK1_Pos (1U)
  1677. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  1678. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  1679. #define GPIO_LCKR_LCK2_Pos (2U)
  1680. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  1681. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  1682. #define GPIO_LCKR_LCK3_Pos (3U)
  1683. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  1684. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  1685. #define GPIO_LCKR_LCK4_Pos (4U)
  1686. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  1687. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  1688. #define GPIO_LCKR_LCK5_Pos (5U)
  1689. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  1690. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  1691. #define GPIO_LCKR_LCK6_Pos (6U)
  1692. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  1693. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  1694. #define GPIO_LCKR_LCK7_Pos (7U)
  1695. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  1696. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  1697. #define GPIO_LCKR_LCK8_Pos (8U)
  1698. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  1699. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  1700. #define GPIO_LCKR_LCK9_Pos (9U)
  1701. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  1702. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  1703. #define GPIO_LCKR_LCK10_Pos (10U)
  1704. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  1705. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  1706. #define GPIO_LCKR_LCK11_Pos (11U)
  1707. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  1708. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  1709. #define GPIO_LCKR_LCK12_Pos (12U)
  1710. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  1711. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  1712. #define GPIO_LCKR_LCK13_Pos (13U)
  1713. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  1714. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  1715. #define GPIO_LCKR_LCK14_Pos (14U)
  1716. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  1717. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  1718. #define GPIO_LCKR_LCK15_Pos (15U)
  1719. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  1720. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  1721. #define GPIO_LCKR_LCKK_Pos (16U)
  1722. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  1723. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  1724. /****************** Bit definition for GPIO_AFRL register *********************/
  1725. #define GPIO_AFRL_AFSEL0_Pos (0U)
  1726. #define GPIO_AFRL_AFSEL0_Msk (0x7UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  1727. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  1728. #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  1729. #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  1730. #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  1731. #define GPIO_AFRL_AFSEL1_Pos (4U)
  1732. #define GPIO_AFRL_AFSEL1_Msk (0x7UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  1733. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  1734. #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  1735. #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  1736. #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  1737. #define GPIO_AFRL_AFSEL2_Pos (8U)
  1738. #define GPIO_AFRL_AFSEL2_Msk (0x7UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  1739. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  1740. #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  1741. #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  1742. #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  1743. #define GPIO_AFRL_AFSEL3_Pos (12U)
  1744. #define GPIO_AFRL_AFSEL3_Msk (0x7UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  1745. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  1746. #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  1747. #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  1748. #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  1749. #define GPIO_AFRL_AFSEL4_Pos (16U)
  1750. #define GPIO_AFRL_AFSEL4_Msk (0x7UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  1751. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  1752. #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  1753. #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  1754. #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  1755. #define GPIO_AFRL_AFSEL5_Pos (20U)
  1756. #define GPIO_AFRL_AFSEL5_Msk (0x7UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  1757. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  1758. #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  1759. #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  1760. #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  1761. #define GPIO_AFRL_AFSEL6_Pos (24U)
  1762. #define GPIO_AFRL_AFSEL6_Msk (0x7UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  1763. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  1764. #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  1765. #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  1766. #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  1767. #define GPIO_AFRL_AFSEL7_Pos (28U)
  1768. #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  1769. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  1770. #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  1771. #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  1772. #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  1773. /****************** Bit definition for GPIO_AFRH register *********************/
  1774. #define GPIO_AFRH_AFSEL8_Pos (0U)
  1775. #define GPIO_AFRH_AFSEL8_Msk (0x7UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  1776. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  1777. #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  1778. #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  1779. #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  1780. #define GPIO_AFRH_AFSEL9_Pos (4U)
  1781. #define GPIO_AFRH_AFSEL9_Msk (0x7UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  1782. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  1783. #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  1784. #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  1785. #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  1786. #define GPIO_AFRH_AFSEL10_Pos (8U)
  1787. #define GPIO_AFRH_AFSEL10_Msk (0x7UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  1788. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  1789. #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  1790. #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  1791. #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  1792. #define GPIO_AFRH_AFSEL11_Pos (12U)
  1793. #define GPIO_AFRH_AFSEL11_Msk (0x7UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  1794. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  1795. #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  1796. #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  1797. #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  1798. #define GPIO_AFRH_AFSEL12_Pos (16U)
  1799. #define GPIO_AFRH_AFSEL12_Msk (0x7UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  1800. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  1801. #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  1802. #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  1803. #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  1804. #define GPIO_AFRH_AFSEL13_Pos (20U)
  1805. #define GPIO_AFRH_AFSEL13_Msk (0x7UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  1806. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  1807. #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  1808. #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  1809. #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  1810. #define GPIO_AFRH_AFSEL14_Pos (24U)
  1811. #define GPIO_AFRH_AFSEL14_Msk (0x7UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  1812. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  1813. #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  1814. #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  1815. #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  1816. #define GPIO_AFRH_AFSEL15_Pos (28U)
  1817. #define GPIO_AFRH_AFSEL15_Msk (0x7UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  1818. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  1819. #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  1820. #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  1821. #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  1822. /****************** Bits definition for GPIO_BRR register ******************/
  1823. #define GPIO_BRR_BR0_Pos (0U)
  1824. #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  1825. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
  1826. #define GPIO_BRR_BR1_Pos (1U)
  1827. #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  1828. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
  1829. #define GPIO_BRR_BR2_Pos (2U)
  1830. #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  1831. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
  1832. #define GPIO_BRR_BR3_Pos (3U)
  1833. #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  1834. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
  1835. #define GPIO_BRR_BR4_Pos (4U)
  1836. #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  1837. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
  1838. #define GPIO_BRR_BR5_Pos (5U)
  1839. #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  1840. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
  1841. #define GPIO_BRR_BR6_Pos (6U)
  1842. #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  1843. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
  1844. #define GPIO_BRR_BR7_Pos (7U)
  1845. #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  1846. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
  1847. #define GPIO_BRR_BR8_Pos (8U)
  1848. #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  1849. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
  1850. #define GPIO_BRR_BR9_Pos (9U)
  1851. #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  1852. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
  1853. #define GPIO_BRR_BR10_Pos (10U)
  1854. #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  1855. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
  1856. #define GPIO_BRR_BR11_Pos (11U)
  1857. #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  1858. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
  1859. #define GPIO_BRR_BR12_Pos (12U)
  1860. #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  1861. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
  1862. #define GPIO_BRR_BR13_Pos (13U)
  1863. #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  1864. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
  1865. #define GPIO_BRR_BR14_Pos (14U)
  1866. #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  1867. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
  1868. #define GPIO_BRR_BR15_Pos (15U)
  1869. #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  1870. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
  1871. /******************************************************************************/
  1872. /* */
  1873. /* Inter-integrated Circuit Interface (I2C) */
  1874. /* */
  1875. /******************************************************************************/
  1876. /******************* Bit definition for I2C_CR1 register ********************/
  1877. #define I2C_CR1_PE_Pos (0U)
  1878. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  1879. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */
  1880. #define I2C_CR1_ENGC_Pos (6U)
  1881. #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */
  1882. #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */
  1883. #define I2C_CR1_NOSTRETCH_Pos (7U)
  1884. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */
  1885. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */
  1886. #define I2C_CR1_START_Pos (8U)
  1887. #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos) /*!< 0x00000100 */
  1888. #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */
  1889. #define I2C_CR1_STOP_Pos (9U)
  1890. #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos) /*!< 0x00000200 */
  1891. #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */
  1892. #define I2C_CR1_ACK_Pos (10U)
  1893. #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos) /*!< 0x00000400 */
  1894. #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */
  1895. #define I2C_CR1_POS_Pos (11U)
  1896. #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos) /*!< 0x00000800 */
  1897. #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */
  1898. #define I2C_CR1_SWRST_Pos (15U)
  1899. #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */
  1900. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */
  1901. /******************* Bit definition for I2C_CR2 register ********************/
  1902. #define I2C_CR2_FREQ_Pos (0U)
  1903. #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */
  1904. #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */
  1905. #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */
  1906. #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */
  1907. #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */
  1908. #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */
  1909. #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */
  1910. #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */
  1911. #define I2C_CR2_ITERREN_Pos (8U)
  1912. #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */
  1913. #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */
  1914. #define I2C_CR2_ITEVTEN_Pos (9U)
  1915. #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */
  1916. #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */
  1917. #define I2C_CR2_ITBUFEN_Pos (10U)
  1918. #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */
  1919. #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */
  1920. /******************* Bit definition for I2C_OAR1 register *******************/
  1921. #define I2C_OAR1_ADD1_7 0x000000FEU /*!< Interface Address */
  1922. #define I2C_OAR1_ADD1_Pos (1U)
  1923. #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */
  1924. #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */
  1925. #define I2C_OAR1_ADD2_Pos (2U)
  1926. #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */
  1927. #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */
  1928. #define I2C_OAR1_ADD3_Pos (3U)
  1929. #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */
  1930. #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */
  1931. #define I2C_OAR1_ADD4_Pos (4U)
  1932. #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */
  1933. #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */
  1934. #define I2C_OAR1_ADD5_Pos (5U)
  1935. #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */
  1936. #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */
  1937. #define I2C_OAR1_ADD6_Pos (6U)
  1938. #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */
  1939. #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */
  1940. #define I2C_OAR1_ADD7_Pos (7U)
  1941. #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */
  1942. #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */
  1943. /******************** Bit definition for I2C_DR register ********************/
  1944. #define I2C_DR_DR_Pos (0U)
  1945. #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos) /*!< 0x000000FF */
  1946. #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */
  1947. #define I2C_DR_DR_0 (0x01UL << I2C_DR_DR_Pos)
  1948. #define I2C_DR_DR_1 (0x02UL << I2C_DR_DR_Pos)
  1949. #define I2C_DR_DR_2 (0x04UL << I2C_DR_DR_Pos)
  1950. #define I2C_DR_DR_3 (0x08UL << I2C_DR_DR_Pos)
  1951. #define I2C_DR_DR_4 (0x10UL << I2C_DR_DR_Pos)
  1952. #define I2C_DR_DR_5 (0x20UL << I2C_DR_DR_Pos)
  1953. #define I2C_DR_DR_6 (0x40UL << I2C_DR_DR_Pos)
  1954. #define I2C_DR_DR_7 (0x80UL << I2C_DR_DR_Pos)
  1955. /******************* Bit definition for I2C_SR1 register ********************/
  1956. #define I2C_SR1_SB_Pos (0U)
  1957. #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos) /*!< 0x00000001 */
  1958. #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */
  1959. #define I2C_SR1_ADDR_Pos (1U)
  1960. #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */
  1961. #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */
  1962. #define I2C_SR1_BTF_Pos (2U)
  1963. #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos) /*!< 0x00000004 */
  1964. #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */
  1965. #define I2C_SR1_STOPF_Pos (4U)
  1966. #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */
  1967. #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */
  1968. #define I2C_SR1_RXNE_Pos (6U)
  1969. #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */
  1970. #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */
  1971. #define I2C_SR1_TXE_Pos (7U)
  1972. #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos) /*!< 0x00000080 */
  1973. #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */
  1974. #define I2C_SR1_BERR_Pos (8U)
  1975. #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos) /*!< 0x00000100 */
  1976. #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */
  1977. #define I2C_SR1_ARLO_Pos (9U)
  1978. #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */
  1979. #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */
  1980. #define I2C_SR1_AF_Pos (10U)
  1981. #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos) /*!< 0x00000400 */
  1982. #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */
  1983. #define I2C_SR1_OVR_Pos (11U)
  1984. #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos) /*!< 0x00000800 */
  1985. #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */
  1986. #define I2C_SR1_PECERR_Pos (12U)
  1987. #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */
  1988. #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */
  1989. /******************* Bit definition for I2C_SR2 register ********************/
  1990. #define I2C_SR2_MSL_Pos (0U)
  1991. #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos) /*!< 0x00000001 */
  1992. #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */
  1993. #define I2C_SR2_BUSY_Pos (1U)
  1994. #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */
  1995. #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */
  1996. #define I2C_SR2_TRA_Pos (2U)
  1997. #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos) /*!< 0x00000004 */
  1998. #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */
  1999. #define I2C_SR2_GENCALL_Pos (4U)
  2000. #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */
  2001. #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */
  2002. /******************* Bit definition for I2C_CCR register ********************/
  2003. #define I2C_CCR_CCR_Pos (0U)
  2004. #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */
  2005. #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */
  2006. #define I2C_CCR_DUTY_Pos (14U)
  2007. #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */
  2008. #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */
  2009. #define I2C_CCR_FS_Pos (15U)
  2010. #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos) /*!< 0x00008000 */
  2011. #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */
  2012. /****************** Bit definition for I2C_TRISE register *******************/
  2013. #define I2C_TRISE_TRISE_Pos (0U)
  2014. #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */
  2015. #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */
  2016. /******************************************************************************/
  2017. /* */
  2018. /* Independent WATCHDOG (IWDG) */
  2019. /* */
  2020. /******************************************************************************/
  2021. /******************* Bit definition for IWDG_KR register ********************/
  2022. #define IWDG_KR_KEY_Pos (0U)
  2023. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  2024. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  2025. /******************* Bit definition for IWDG_PR register ********************/
  2026. #define IWDG_PR_PR_Pos (0U)
  2027. #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  2028. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  2029. #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  2030. #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  2031. #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  2032. /******************* Bit definition for IWDG_RLR register *******************/
  2033. #define IWDG_RLR_RL_Pos (0U)
  2034. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  2035. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  2036. /******************* Bit definition for IWDG_SR register ********************/
  2037. #define IWDG_SR_PVU_Pos (0U)
  2038. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  2039. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  2040. #define IWDG_SR_RVU_Pos (1U)
  2041. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  2042. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  2043. /******************************************************************************/
  2044. /* */
  2045. /* Power Control (PWR) */
  2046. /* */
  2047. /******************************************************************************/
  2048. /******************** Bit definition for PWR_CR1 register ********************/
  2049. #define PWR_CR1_BIAS_CR_Pos (0U)
  2050. #define PWR_CR1_BIAS_CR_Msk (0xFUL << PWR_CR1_BIAS_CR_Pos) /*!< 0x0000000F */
  2051. #define PWR_CR1_BIAS_CR PWR_CR1_BIAS_CR_Msk /*!< Low Power Mode Selection */
  2052. #define PWR_CR1_BIAS_CR_0 (0x1UL << PWR_CR1_BIAS_CR_Pos) /*!< 0x00000001 */
  2053. #define PWR_CR1_BIAS_CR_1 (0x2UL << PWR_CR1_BIAS_CR_Pos) /*!< 0x00000002 */
  2054. #define PWR_CR1_BIAS_CR_2 (0x4UL << PWR_CR1_BIAS_CR_Pos) /*!< 0x00000004 */
  2055. #define PWR_CR1_BIAS_CR_3 (0x8UL << PWR_CR1_BIAS_CR_Pos) /*!< 0x00000008 */
  2056. #define PWR_CR1_BIAS_CR_SEL_Pos (4U)
  2057. #define PWR_CR1_BIAS_CR_SEL_Msk (0x1UL << PWR_CR1_BIAS_CR_SEL_Pos)
  2058. #define PWR_CR1_BIAS_CR_SEL PWR_CR1_BIAS_CR_SEL_Msk
  2059. #define PWR_CR1_FLS_SLPTIME_Pos (12U)
  2060. #define PWR_CR1_FLS_SLPTIME_Msk (0x3UL << PWR_CR1_FLS_SLPTIME_Pos) /*!< 0x00003000 */
  2061. #define PWR_CR1_FLS_SLPTIME PWR_CR1_FLS_SLPTIME_Msk
  2062. #define PWR_CR1_FLS_SLPTIME_0 (0x1UL << PWR_CR1_FLS_SLPTIME_Pos)
  2063. #define PWR_CR1_FLS_SLPTIME_1 (0x2UL << PWR_CR1_FLS_SLPTIME_Pos)
  2064. #define PWR_CR1_LPR_Pos (14U)
  2065. #define PWR_CR1_LPR_Msk (0x3UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */
  2066. #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator Low-Power Run mode */
  2067. #define PWR_CR1_LPR_0 (0x1UL << PWR_CR1_LPR_Pos)
  2068. #define PWR_CR1_LPR_1 (0x2UL << PWR_CR1_LPR_Pos)
  2069. #define PWR_CR1_SRAM_RETV_Pos (17U)
  2070. #define PWR_CR1_SRAM_RETV_Msk (0x1UL << PWR_CR1_SRAM_RETV_Pos) /*!< 0x00020000 */
  2071. #define PWR_CR1_SRAM_RETV PWR_CR1_SRAM_RETV_Msk /*!< SRAM retention voltage control in Stop mode */
  2072. #define PWR_CR1_HSION_CTRL_Pos (19U)
  2073. #define PWR_CR1_HSION_CTRL_Msk (0x1UL << PWR_CR1_HSION_CTRL_Pos) /*!< 0x00080000 */
  2074. #define PWR_CR1_HSION_CTRL PWR_CR1_HSION_CTRL_Msk /*!< HSI enables time control when waking from stop mode */
  2075. /******************************************************************************/
  2076. /* */
  2077. /* Reset and Clock Control (RCC) */
  2078. /* */
  2079. /******************************************************************************/
  2080. /*
  2081. * @brief Specific device feature definitions
  2082. */
  2083. #define RCC_LSE_SUPPORT
  2084. /******************** Bit definition for RCC_CR register *****************/
  2085. #define RCC_CR_HSION_Pos (8U)
  2086. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */
  2087. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  2088. #define RCC_CR_HSIRDY_Pos (10U)
  2089. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
  2090. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  2091. #define RCC_CR_HSIDIV_Pos (11U)
  2092. #define RCC_CR_HSIDIV_Msk (0x7UL << RCC_CR_HSIDIV_Pos) /*!< 0x00003800 */
  2093. #define RCC_CR_HSIDIV RCC_CR_HSIDIV_Msk /*!< HSIDIV[13:11] Internal High Speed clock division factor */
  2094. #define RCC_CR_HSIDIV_0 (0x1UL << RCC_CR_HSIDIV_Pos) /*!< 0x00000800 */
  2095. #define RCC_CR_HSIDIV_1 (0x2UL << RCC_CR_HSIDIV_Pos) /*!< 0x00001000 */
  2096. #define RCC_CR_HSIDIV_2 (0x4UL << RCC_CR_HSIDIV_Pos) /*!< 0x00002000 */
  2097. #define RCC_CR_HSEEN_Pos (18U)
  2098. #define RCC_CR_HSEEN_Msk (0x1UL << RCC_CR_HSEEN_Pos) /*!< 0x00000100 */
  2099. #define RCC_CR_HSEEN RCC_CR_HSEEN_Msk /*!< External High Speed clock enable */
  2100. /******************** Bit definition for RCC_ICSCR register ***************/
  2101. #define RCC_ICSCR_HSI_TRIM_Pos (0U)
  2102. #define RCC_ICSCR_HSI_TRIM_Msk (0x1FFFUL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00001FFF */
  2103. #define RCC_ICSCR_HSI_TRIM RCC_ICSCR_HSI_TRIM_Msk /*!< HSITRIM[14:8] bits */
  2104. #define RCC_ICSCR_HSI_TRIM_0 (0x01UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000001 */
  2105. #define RCC_ICSCR_HSI_TRIM_1 (0x02UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000002 */
  2106. #define RCC_ICSCR_HSI_TRIM_2 (0x04UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000004 */
  2107. #define RCC_ICSCR_HSI_TRIM_3 (0x08UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000008 */
  2108. #define RCC_ICSCR_HSI_TRIM_4 (0x10UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000010 */
  2109. #define RCC_ICSCR_HSI_TRIM_5 (0x20UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000020 */
  2110. #define RCC_ICSCR_HSI_TRIM_6 (0x40UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000040 */
  2111. #define RCC_ICSCR_HSI_TRIM_7 (0x80UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000080 */
  2112. #define RCC_ICSCR_HSI_TRIM_8 (0x100UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000100 */
  2113. #define RCC_ICSCR_HSI_TRIM_9 (0x200UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000200 */
  2114. #define RCC_ICSCR_HSI_TRIM_10 (0x400UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000400 */
  2115. #define RCC_ICSCR_HSI_TRIM_11 (0x800UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000800 */
  2116. #define RCC_ICSCR_HSI_TRIM_12 (0x1000UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00001000 */
  2117. #define RCC_ICSCR_HSI_FS_Pos (13U)
  2118. #define RCC_ICSCR_HSI_FS_Msk (0x7UL << RCC_ICSCR_HSI_FS_Pos) /*!< 0x0000E000 */
  2119. #define RCC_ICSCR_HSI_FS RCC_ICSCR_HSI_FS_Msk /*!< HSIFS[15:13] bits */
  2120. #define RCC_ICSCR_HSI_FS_0 (0x01UL << RCC_ICSCR_HSI_FS_Pos) /*!< 0x00002000 */
  2121. #define RCC_ICSCR_HSI_FS_1 (0x02UL << RCC_ICSCR_HSI_FS_Pos) /*!< 0x00004000 */
  2122. #define RCC_ICSCR_HSI_FS_2 (0x04UL << RCC_ICSCR_HSI_FS_Pos) /*!< 0x00008000 */
  2123. #define RCC_ICSCR_LSI_TRIM_Pos (16U)
  2124. #define RCC_ICSCR_LSI_TRIM_Msk (0x1FFUL << RCC_ICSCR_LSI_TRIM_Pos)
  2125. #define RCC_ICSCR_LSI_TRIM RCC_ICSCR_LSI_TRIM_Msk
  2126. #define RCC_ICSCR_LSI_TRIM_0 (0x01UL << RCC_ICSCR_LSI_TRIM_Pos)
  2127. #define RCC_ICSCR_LSI_TRIM_1 (0x02UL << RCC_ICSCR_LSI_TRIM_Pos)
  2128. #define RCC_ICSCR_LSI_TRIM_2 (0x04UL << RCC_ICSCR_LSI_TRIM_Pos)
  2129. #define RCC_ICSCR_LSI_TRIM_3 (0x08UL << RCC_ICSCR_LSI_TRIM_Pos)
  2130. #define RCC_ICSCR_LSI_TRIM_4 (0x10UL << RCC_ICSCR_LSI_TRIM_Pos)
  2131. #define RCC_ICSCR_LSI_TRIM_5 (0x20UL << RCC_ICSCR_LSI_TRIM_Pos)
  2132. #define RCC_ICSCR_LSI_TRIM_6 (0x40UL << RCC_ICSCR_LSI_TRIM_Pos)
  2133. #define RCC_ICSCR_LSI_TRIM_7 (0x80UL << RCC_ICSCR_LSI_TRIM_Pos)
  2134. #define RCC_ICSCR_LSI_TRIM_8 (0x100UL << RCC_ICSCR_LSI_TRIM_Pos)
  2135. #define RCC_ICSCR_LSI_STARTUP_Pos (26U)
  2136. #define RCC_ICSCR_LSI_STARTUP_Msk (0x3UL << RCC_ICSCR_LSI_STARTUP_Pos)
  2137. #define RCC_ICSCR_LSI_STARTUP RCC_ICSCR_LSI_STARTUP_Msk
  2138. #define RCC_ICSCR_LSI_STARTUP_0 (0x01UL << RCC_ICSCR_LSI_STARTUP_Pos)
  2139. #define RCC_ICSCR_LSI_STARTUP_1 (0x02UL << RCC_ICSCR_LSI_STARTUP_Pos)
  2140. /******************** Bit definition for RCC_CFGR register ***************/
  2141. /*!< SW configuration */
  2142. #define RCC_CFGR_SW_Pos (0U)
  2143. #define RCC_CFGR_SW_Msk (0x7UL << RCC_CFGR_SW_Pos) /*!< 0x00000007 */
  2144. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[2:0] bits (System clock Switch) */
  2145. #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  2146. #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  2147. #define RCC_CFGR_SW_2 (0x4UL << RCC_CFGR_SW_Pos) /*!< 0x00000004 */
  2148. /*!< SWS configuration */
  2149. #define RCC_CFGR_SWS_Pos (3U)
  2150. #define RCC_CFGR_SWS_Msk (0x7UL << RCC_CFGR_SWS_Pos) /*!< 0x00000038 */
  2151. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[2:0] bits (System Clock Switch Status) */
  2152. #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  2153. #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000010 */
  2154. #define RCC_CFGR_SWS_2 (0x4UL << RCC_CFGR_SWS_Pos) /*!< 0x00000020 */
  2155. #define RCC_CFGR_SWS_HSISYS (0UL) /*!< HSISYS used as system clock */
  2156. #define RCC_CFGR_SWS_HSE (0x00000008UL) /*!< HSE used as system clock */
  2157. #define RCC_CFGR_SWS_LSI (0x00000018UL) /*!< LSI used as system clock */
  2158. #define RCC_CFGR_SWS_LSE (0x00000020UL) /*!< LSE used as system clock */
  2159. /*!< HPRE configuration */
  2160. #define RCC_CFGR_HPRE_Pos (8U)
  2161. #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x00000F00 */
  2162. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  2163. #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000100 */
  2164. #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000200 */
  2165. #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000400 */
  2166. #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000800 */
  2167. /*!< PPRE configuration */
  2168. #define RCC_CFGR_PPRE_Pos (12U)
  2169. #define RCC_CFGR_PPRE_Msk (0x7UL << RCC_CFGR_PPRE_Pos) /*!< 0x00007000 */
  2170. #define RCC_CFGR_PPRE RCC_CFGR_PPRE_Msk /*!< PRE1[2:0] bits (APB prescaler) */
  2171. #define RCC_CFGR_PPRE_0 (0x1UL << RCC_CFGR_PPRE_Pos) /*!< 0x00001000 */
  2172. #define RCC_CFGR_PPRE_1 (0x2UL << RCC_CFGR_PPRE_Pos) /*!< 0x00002000 */
  2173. #define RCC_CFGR_PPRE_2 (0x4UL << RCC_CFGR_PPRE_Pos) /*!< 0x00004000 */
  2174. /*!< MCOSEL configuration */
  2175. #define RCC_CFGR_MCOSEL_Pos (24U)
  2176. #define RCC_CFGR_MCOSEL_Msk (0x7UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
  2177. #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [2:0] bits (Clock output selection) */
  2178. #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
  2179. #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
  2180. #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
  2181. /*!< MCO Prescaler configuration */
  2182. #define RCC_CFGR_MCOPRE_Pos (28U)
  2183. #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  2184. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler [2:0] */
  2185. #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
  2186. #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
  2187. #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
  2188. /******************** Bit definition for RCC_ECSCR register ***************/
  2189. /*!< LSE FREQ configuration */
  2190. #define RCC_ECSCR_LSE_DRIVER_Pos (16U)
  2191. #define RCC_ECSCR_LSE_DRIVER_Msk (3UL << RCC_ECSCR_LSE_DRIVER_Pos) /*!< 0x00030000 */
  2192. #define RCC_ECSCR_LSE_DRIVER RCC_ECSCR_LSE_DRIVER_Msk
  2193. #define RCC_ECSCR_LSE_DRIVER_0 (0x1UL <<RCC_ECSCR_LSE_DRIVER_Pos) /*!< 0x00010000 */
  2194. #define RCC_ECSCR_LSE_DRIVER_1 (0x2UL <<RCC_ECSCR_LSE_DRIVER_Pos) /*!< 0x00020000 */
  2195. #define RCC_ECSCR_LSE_STARTUP_Pos (20U)
  2196. #define RCC_ECSCR_LSE_STARTUP_Msk (3UL << RCC_ECSCR_LSE_STARTUP_Pos) /*!< 0x00300000 */
  2197. #define RCC_ECSCR_LSE_STARTUP RCC_ECSCR_LSE_STARTUP_Msk
  2198. #define RCC_ECSCR_LSE_STARTUP_0 (0x1UL <<RCC_ECSCR_LSE_STARTUP_Pos) /*!< 0x00100000 */
  2199. #define RCC_ECSCR_LSE_STARTUP_1 (0x2UL <<RCC_ECSCR_LSE_STARTUP_Pos) /*!< 0x00200000 */
  2200. /******************** Bit definition for RCC_CIER register ******************/
  2201. #define RCC_CIER_LSIRDYIE_Pos (0U)
  2202. #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
  2203. #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
  2204. #define RCC_CIER_LSERDYIE_Pos (1U)
  2205. #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000010 */
  2206. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
  2207. #define RCC_CIER_HSIRDYIE_Pos (3U)
  2208. #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
  2209. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
  2210. /******************** Bit definition for RCC_CIFR register ******************/
  2211. #define RCC_CIFR_LSIRDYF_Pos (0U)
  2212. #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
  2213. #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
  2214. #define RCC_CIFR_LSERDYF_Pos (1U)
  2215. #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  2216. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
  2217. #define RCC_CIFR_HSIRDYF_Pos (3U)
  2218. #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
  2219. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
  2220. #define RCC_CIFR_LSECSSF_Pos (9U)
  2221. #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
  2222. #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
  2223. /******************** Bit definition for RCC_CICR register ******************/
  2224. #define RCC_CICR_LSIRDYC_Pos (0U)
  2225. #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
  2226. #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
  2227. #define RCC_CICR_LSERDYC_Pos (1U)
  2228. #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  2229. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
  2230. #define RCC_CICR_HSIRDYC_Pos (3U)
  2231. #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
  2232. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
  2233. #define RCC_CICR_LSECSSC_Pos (9U)
  2234. #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
  2235. #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
  2236. /******************** Bit definition for RCC_IOPRSTR register ****************/
  2237. #define RCC_IOPRSTR_GPIOARST_Pos (0U)
  2238. #define RCC_IOPRSTR_GPIOARST_Msk (0x1UL << RCC_IOPRSTR_GPIOARST_Pos) /*!< 0x00000001 */
  2239. #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_GPIOARST_Msk
  2240. #define RCC_IOPRSTR_GPIOBRST_Pos (1U)
  2241. #define RCC_IOPRSTR_GPIOBRST_Msk (0x1UL << RCC_IOPRSTR_GPIOBRST_Pos) /*!< 0x00000002 */
  2242. #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_GPIOBRST_Msk
  2243. #define RCC_IOPRSTR_GPIOCRST_Pos (2U)
  2244. #define RCC_IOPRSTR_GPIOCRST_Msk (0x1UL << RCC_IOPRSTR_GPIOCRST_Pos) /*!< 0x00000004 */
  2245. #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_GPIOCRST_Msk
  2246. /******************** Bit definition for RCC_AHBRSTR register ***************/
  2247. #define RCC_AHBRSTR_FLASHRST_Pos (8U)
  2248. #define RCC_AHBRSTR_FLASHRST_Msk (0x1UL << RCC_AHBRSTR_FLASHRST_Pos) /*!< 0x00000100 */
  2249. #define RCC_AHBRSTR_FLASHRST RCC_AHBRSTR_FLASHRST_Msk
  2250. #define RCC_AHBRSTR_CRCRST_Pos (12U)
  2251. #define RCC_AHBRSTR_CRCRST_Msk (0x1UL << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */
  2252. #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk
  2253. /******************** Bit definition for RCC_APBRSTR1 register **************/
  2254. #define RCC_APBRSTR1_I2CRST_Pos (21U)
  2255. #define RCC_APBRSTR1_I2CRST_Msk (0x1UL << RCC_APBRSTR1_I2CRST_Pos) /*!< 0x00200000 */
  2256. #define RCC_APBRSTR1_I2CRST RCC_APBRSTR1_I2CRST_Msk
  2257. #define RCC_APBRSTR1_DBGRST_Pos (27U)
  2258. #define RCC_APBRSTR1_DBGRST_Msk (0x1UL << RCC_APBRSTR1_DBGRST_Pos) /*!< 0x08000000 */
  2259. #define RCC_APBRSTR1_DBGRST RCC_APBRSTR1_DBGRST_Msk
  2260. #define RCC_APBRSTR1_PWRRST_Pos (28U)
  2261. #define RCC_APBRSTR1_PWRRST_Msk (0x1UL << RCC_APBRSTR1_PWRRST_Pos) /*!< 0x10000000 */
  2262. #define RCC_APBRSTR1_PWRRST RCC_APBRSTR1_PWRRST_Msk
  2263. #define RCC_APBRSTR1_LPTIMRST_Pos (31U)
  2264. #define RCC_APBRSTR1_LPTIMRST_Msk (0x1UL << RCC_APBRSTR1_LPTIMRST_Pos) /*!< 0x80000000 */
  2265. #define RCC_APBRSTR1_LPTIMRST RCC_APBRSTR1_LPTIMRST_Msk
  2266. /******************** Bit definition for RCC_APBRSTR2 register **************/
  2267. #define RCC_APBRSTR2_SYSCFGRST_Pos (0U)
  2268. #define RCC_APBRSTR2_SYSCFGRST_Msk (0x1UL << RCC_APBRSTR2_SYSCFGRST_Pos) /*!< 0x00000001 */
  2269. #define RCC_APBRSTR2_SYSCFGRST RCC_APBRSTR2_SYSCFGRST_Msk
  2270. #define RCC_APBRSTR2_TIM1RST_Pos (11U)
  2271. #define RCC_APBRSTR2_TIM1RST_Msk (0x1UL << RCC_APBRSTR2_TIM1RST_Pos) /*!< 0x00000800 */
  2272. #define RCC_APBRSTR2_TIM1RST RCC_APBRSTR2_TIM1RST_Msk
  2273. #define RCC_APBRSTR2_SPI1RST_Pos (12U)
  2274. #define RCC_APBRSTR2_SPI1RST_Msk (0x1UL << RCC_APBRSTR2_SPI1RST_Pos) /*!< 0x00001000 */
  2275. #define RCC_APBRSTR2_SPI1RST RCC_APBRSTR2_SPI1RST_Msk
  2276. #define RCC_APBRSTR2_USART1RST_Pos (14U)
  2277. #define RCC_APBRSTR2_USART1RST_Msk (0x1UL << RCC_APBRSTR2_USART1RST_Pos) /*!< 0x00004000 */
  2278. #define RCC_APBRSTR2_USART1RST RCC_APBRSTR2_USART1RST_Msk
  2279. #define RCC_APBRSTR2_TIM14RST_Pos (15U)
  2280. #define RCC_APBRSTR2_TIM14RST_Msk (0x1UL << RCC_APBRSTR2_TIM14RST_Pos) /*!< 0x00008000 */
  2281. #define RCC_APBRSTR2_TIM14RST RCC_APBRSTR2_TIM14RST_Msk
  2282. #define RCC_APBRSTR2_ADCRST_Pos (20U)
  2283. #define RCC_APBRSTR2_ADCRST_Msk (0x1UL << RCC_APBRSTR2_ADCRST_Pos) /*!< 0x00100000 */
  2284. #define RCC_APBRSTR2_ADCRST RCC_APBRSTR2_ADCRST_Msk
  2285. #define RCC_APBRSTR2_COMP1RST_Pos (21U)
  2286. #define RCC_APBRSTR2_COMP1RST_Msk (0x1UL << RCC_APBRSTR2_COMP1RST_Pos) /*!< 0x00200000 */
  2287. #define RCC_APBRSTR2_COMP1RST RCC_APBRSTR2_COMP1RST_Msk
  2288. #define RCC_APBRSTR2_COMP2RST_Pos (22U)
  2289. #define RCC_APBRSTR2_COMP2RST_Msk (0x1UL << RCC_APBRSTR2_COMP2RST_Pos) /*!< 0x00400000 */
  2290. #define RCC_APBRSTR2_COMP2RST RCC_APBRSTR2_COMP2RST_Msk
  2291. /******************** Bit definition for RCC_IOPENR register ****************/
  2292. #define RCC_IOPENR_GPIOAEN_Pos (0U)
  2293. #define RCC_IOPENR_GPIOAEN_Msk (0x1UL << RCC_IOPENR_GPIOAEN_Pos) /*!< 0x00000001 */
  2294. #define RCC_IOPENR_GPIOAEN RCC_IOPENR_GPIOAEN_Msk
  2295. #define RCC_IOPENR_GPIOBEN_Pos (1U)
  2296. #define RCC_IOPENR_GPIOBEN_Msk (0x1UL << RCC_IOPENR_GPIOBEN_Pos) /*!< 0x00000002 */
  2297. #define RCC_IOPENR_GPIOBEN RCC_IOPENR_GPIOBEN_Msk
  2298. #define RCC_IOPENR_GPIOCEN_Pos (2U)
  2299. #define RCC_IOPENR_GPIOCEN_Msk (0x1UL << RCC_IOPENR_GPIOCEN_Pos) /*!< 0x00000004 */
  2300. #define RCC_IOPENR_GPIOCEN RCC_IOPENR_GPIOCEN_Msk
  2301. /******************** Bit definition for RCC_AHBENR register ****************/
  2302. #define RCC_AHBENR_FLASHEN_Pos (8U)
  2303. #define RCC_AHBENR_FLASHEN_Msk (0x1UL << RCC_AHBENR_FLASHEN_Pos) /*!< 0x00000100 */
  2304. #define RCC_AHBENR_FLASHEN RCC_AHBENR_FLASHEN_Msk
  2305. #define RCC_AHBENR_SRAMEN_Pos (9U)
  2306. #define RCC_AHBENR_SRAMEN_Msk (0x1UL << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000100 */
  2307. #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk
  2308. #define RCC_AHBENR_CRCEN_Pos (12U)
  2309. #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */
  2310. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk
  2311. /******************** Bit definition for RCC_APBENR1 register ***************/
  2312. #define RCC_APBENR1_I2CEN_Pos (21U)
  2313. #define RCC_APBENR1_I2CEN_Msk (0x1UL << RCC_APBENR1_I2CEN_Pos) /*!< 0x00200000 */
  2314. #define RCC_APBENR1_I2CEN RCC_APBENR1_I2CEN_Msk
  2315. #define RCC_APBENR1_DBGEN_Pos (27U)
  2316. #define RCC_APBENR1_DBGEN_Msk (0x1UL << RCC_APBENR1_DBGEN_Pos) /*!< 0x08000000 */
  2317. #define RCC_APBENR1_DBGEN RCC_APBENR1_DBGEN_Msk
  2318. #define RCC_APBENR1_PWREN_Pos (28U)
  2319. #define RCC_APBENR1_PWREN_Msk (0x1UL << RCC_APBENR1_PWREN_Pos) /*!< 0x10000000 */
  2320. #define RCC_APBENR1_PWREN RCC_APBENR1_PWREN_Msk
  2321. #define RCC_APBENR1_LPTIMEN_Pos (31U)
  2322. #define RCC_APBENR1_LPTIMEN_Msk (0x1UL << RCC_APBENR1_LPTIMEN_Pos) /*!< 0x80000000 */
  2323. #define RCC_APBENR1_LPTIMEN RCC_APBENR1_LPTIMEN_Msk
  2324. /******************** Bit definition for RCC_APBENR2 register **************/
  2325. #define RCC_APBENR2_SYSCFGEN_Pos (0U)
  2326. #define RCC_APBENR2_SYSCFGEN_Msk (0x1UL << RCC_APBENR2_SYSCFGEN_Pos) /*!< 0x00000001 */
  2327. #define RCC_APBENR2_SYSCFGEN RCC_APBENR2_SYSCFGEN_Msk
  2328. #define RCC_APBENR2_TIM1EN_Pos (11U)
  2329. #define RCC_APBENR2_TIM1EN_Msk (0x1UL << RCC_APBENR2_TIM1EN_Pos) /*!< 0x00000800 */
  2330. #define RCC_APBENR2_TIM1EN RCC_APBENR2_TIM1EN_Msk
  2331. #define RCC_APBENR2_SPI1EN_Pos (12U)
  2332. #define RCC_APBENR2_SPI1EN_Msk (0x1UL << RCC_APBENR2_SPI1EN_Pos) /*!< 0x00001000 */
  2333. #define RCC_APBENR2_SPI1EN RCC_APBENR2_SPI1EN_Msk
  2334. #define RCC_APBENR2_USART1EN_Pos (14U)
  2335. #define RCC_APBENR2_USART1EN_Msk (0x1UL << RCC_APBENR2_USART1EN_Pos) /*!< 0x00004000 */
  2336. #define RCC_APBENR2_USART1EN RCC_APBENR2_USART1EN_Msk
  2337. #define RCC_APBENR2_TIM14EN_Pos (15U)
  2338. #define RCC_APBENR2_TIM14EN_Msk (0x1UL << RCC_APBENR2_TIM14EN_Pos) /*!< 0x00008000 */
  2339. #define RCC_APBENR2_TIM14EN RCC_APBENR2_TIM14EN_Msk
  2340. #define RCC_APBENR2_ADCEN_Pos (20U)
  2341. #define RCC_APBENR2_ADCEN_Msk (0x1UL << RCC_APBENR2_ADCEN_Pos) /*!< 0x00100000 */
  2342. #define RCC_APBENR2_ADCEN RCC_APBENR2_ADCEN_Msk
  2343. #define RCC_APBENR2_COMP1EN_Pos (21U)
  2344. #define RCC_APBENR2_COMP1EN_Msk (0x1UL << RCC_APBENR2_COMP1EN_Pos) /*!< 0x00200000 */
  2345. #define RCC_APBENR2_COMP1EN RCC_APBENR2_COMP1EN_Msk
  2346. #define RCC_APBENR2_COMP2EN_Pos (22U)
  2347. #define RCC_APBENR2_COMP2EN_Msk (0x1UL << RCC_APBENR2_COMP2EN_Pos) /*!< 0x00400000 */
  2348. #define RCC_APBENR2_COMP2EN RCC_APBENR2_COMP2EN_Msk
  2349. /******************** Bit definition for RCC_CCIPR register ******************/
  2350. #define RCC_CCIPR_COMP1SEL_Pos (10U)
  2351. #define RCC_CCIPR_COMP1SEL_Msk (0x1UL << RCC_CCIPR_COMP1SEL_Pos) /*!< 0x00000400 */
  2352. #define RCC_CCIPR_COMP1SEL RCC_CCIPR_COMP1SEL_Msk
  2353. #define RCC_CCIPR_COMP2SEL_Pos (11U)
  2354. #define RCC_CCIPR_COMP2SEL_Msk (0x1UL << RCC_CCIPR_COMP2SEL_Pos) /*!< 0x00000800 */
  2355. #define RCC_CCIPR_COMP2SEL RCC_CCIPR_COMP2SEL_Msk
  2356. #define RCC_CCIPR_LPTIMSEL_Pos (18U)
  2357. #define RCC_CCIPR_LPTIMSEL_Msk (0x3UL << RCC_CCIPR_LPTIMSEL_Pos) /*!< 0x000C0000 */
  2358. #define RCC_CCIPR_LPTIMSEL RCC_CCIPR_LPTIMSEL_Msk
  2359. #define RCC_CCIPR_LPTIMSEL_0 (0x1UL << RCC_CCIPR_LPTIMSEL_Pos) /*!< 0x00040000 */
  2360. #define RCC_CCIPR_LPTIMSEL_1 (0x2UL << RCC_CCIPR_LPTIMSEL_Pos) /*!< 0x00080000 */
  2361. /******************** Bit definition for RCC_BDCR register ******************/
  2362. #define RCC_BDCR_LSEON_Pos (0U)
  2363. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  2364. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  2365. #define RCC_BDCR_LSERDY_Pos (1U)
  2366. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  2367. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  2368. #define RCC_BDCR_LSEBYP_Pos (2U)
  2369. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  2370. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  2371. #define RCC_BDCR_LSECSSON_Pos (5U)
  2372. #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
  2373. #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
  2374. #define RCC_BDCR_LSECSSD_Pos (6U)
  2375. #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
  2376. #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
  2377. #define RCC_BDCR_LSCOEN_Pos (24U)
  2378. #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
  2379. #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk
  2380. #define RCC_BDCR_LSCOSEL_Pos (25U)
  2381. #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
  2382. #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk
  2383. /******************** Bit definition for RCC_CSR register *******************/
  2384. #define RCC_CSR_LSION_Pos (0U)
  2385. #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  2386. #define RCC_CSR_LSION RCC_CSR_LSION_Msk
  2387. #define RCC_CSR_LSIRDY_Pos (1U)
  2388. #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  2389. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
  2390. #define RCC_CSR_NRST_FLTDIS_Pos (8U)
  2391. #define RCC_CSR_NRST_FLTDIS_Msk (0x1UL << RCC_CSR_NRST_FLTDIS_Pos) /*!< 0x00000100 */
  2392. #define RCC_CSR_NRST_FLTDIS RCC_CSR_NRST_FLTDIS_Msk
  2393. #define RCC_CSR_RMVF_Pos (23U)
  2394. #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
  2395. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
  2396. #define RCC_CSR_OBLRSTF_Pos (25U)
  2397. #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  2398. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
  2399. #define RCC_CSR_PINRSTF_Pos (26U)
  2400. #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  2401. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
  2402. #define RCC_CSR_PWRRSTF_Pos (27U)
  2403. #define RCC_CSR_PWRRSTF_Msk (0x1UL << RCC_CSR_PWRRSTF_Pos) /*!< 0x08000000 */
  2404. #define RCC_CSR_PWRRSTF RCC_CSR_PWRRSTF_Msk
  2405. #define RCC_CSR_SFTRSTF_Pos (28U)
  2406. #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  2407. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
  2408. #define RCC_CSR_IWDGRSTF_Pos (29U)
  2409. #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  2410. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
  2411. /******************** Bit definition for RCC_CSR register *******************/
  2412. #define RCC_CSR_VREFBUF_TRIM_Pos (0U)
  2413. #define RCC_CSR_VREFBUF_TRIM_Msk (0x1FUL << RCC_CSR_VREFBUF_TRIM_Pos) /*!< 0x0000001F */
  2414. #define RCC_CSR_VREFBUF_TRIM RCC_CSR_VREFBUF_TRIM_Msk
  2415. /******************************************************************************/
  2416. /* */
  2417. /* Serial Peripheral Interface (SPI) */
  2418. /* */
  2419. /******************************************************************************/
  2420. /******************* Bit definition for SPI_CR1 register ********************/
  2421. #define SPI_CR1_CPHA_Pos (0U)
  2422. #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  2423. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
  2424. #define SPI_CR1_CPOL_Pos (1U)
  2425. #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  2426. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
  2427. #define SPI_CR1_MSTR_Pos (2U)
  2428. #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  2429. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
  2430. #define SPI_CR1_BR_Pos (3U)
  2431. #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  2432. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
  2433. #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  2434. #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  2435. #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  2436. #define SPI_CR1_SPE_Pos (6U)
  2437. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  2438. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
  2439. #define SPI_CR1_LSBFIRST_Pos (7U)
  2440. #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  2441. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
  2442. #define SPI_CR1_SSI_Pos (8U)
  2443. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  2444. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
  2445. #define SPI_CR1_SSM_Pos (9U)
  2446. #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  2447. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
  2448. #define SPI_CR1_RXONLY_Pos (10U)
  2449. #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  2450. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
  2451. #define SPI_CR1_DFF_Pos (11U)
  2452. #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
  2453. #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data frame format */
  2454. #define SPI_CR1_BIDIOE_Pos (14U)
  2455. #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  2456. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
  2457. #define SPI_CR1_BIDIMODE_Pos (15U)
  2458. #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  2459. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
  2460. /******************* Bit definition for SPI_CR2 register ********************/
  2461. #define SPI_CR2_SSOE_Pos (2U)
  2462. #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  2463. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  2464. #define SPI_CR2_CLRTXFIFO_Pos (4U)
  2465. #define SPI_CR2_CLRTXFIFO_Msk (0x1UL << SPI_CR2_CLRTXFIFO_Pos) /*!< 0x00000010 */
  2466. #define SPI_CR2_CLRTXFIFO SPI_CR2_CLRTXFIFO_Msk
  2467. #define SPI_CR2_ERRIE_Pos (5U)
  2468. #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  2469. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  2470. #define SPI_CR2_RXNEIE_Pos (6U)
  2471. #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  2472. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  2473. #define SPI_CR2_TXEIE_Pos (7U)
  2474. #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  2475. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  2476. /******************** Bit definition for SPI_SR register ********************/
  2477. #define SPI_SR_RXNE_Pos (0U)
  2478. #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  2479. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  2480. #define SPI_SR_TXE_Pos (1U)
  2481. #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  2482. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  2483. #define SPI_SR_MODF_Pos (5U)
  2484. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  2485. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  2486. #define SPI_SR_OVR_Pos (6U)
  2487. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  2488. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  2489. #define SPI_SR_BSY_Pos (7U)
  2490. #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  2491. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  2492. #define SPI_SR_FRLVL_Pos (9U)
  2493. #define SPI_SR_FRLVL_Msk (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
  2494. #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
  2495. #define SPI_SR_FTLVL_Pos (11U)
  2496. #define SPI_SR_FTLVL_Msk (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
  2497. #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
  2498. /******************** Bit definition for SPI_DR register ********************/
  2499. #define SPI_DR_DR_Pos (0U)
  2500. #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  2501. #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
  2502. /******************************************************************************/
  2503. /* */
  2504. /* System Configuration (SYSCFG) */
  2505. /* */
  2506. /******************************************************************************/
  2507. /***************** Bit definition for SYSCFG_CFGR1 register ****************/
  2508. #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
  2509. #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
  2510. #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  2511. #define SYSCFG_CFGR1_MEM_MODE_0 (0x1UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
  2512. #define SYSCFG_CFGR1_MEM_MODE_1 (0x2UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
  2513. #define SYSCFG_CFGR1_TIM1_IC1_SRC_Pos (2U)
  2514. #define SYSCFG_CFGR1_TIM1_IC1_SRC_Msk (0x3UL << SYSCFG_CFGR1_TIM1_IC1_SRC_Pos) /*!< 0x0000000C */
  2515. #define SYSCFG_CFGR1_TIM1_IC1_SRC SYSCFG_CFGR1_TIM1_IC1_SRC_Msk
  2516. #define SYSCFG_CFGR1_TIM1_IC1_SRC_0 (0x1UL << SYSCFG_CFGR1_TIM1_IC1_SRC_Pos) /*!< 0x00000004 */
  2517. #define SYSCFG_CFGR1_TIM1_IC1_SRC_1 (0x2UL << SYSCFG_CFGR1_TIM1_IC1_SRC_Pos) /*!< 0x00000008 */
  2518. #define SYSCFG_CFGR1_COMP1_OCREF_CLR_TIM1_Pos (4U)
  2519. #define SYSCFG_CFGR1_COMP1_OCREF_CLR_TIM1_Msk (0x1UL << SYSCFG_CFGR1_COMP1_OCREF_CLR_TIM1_Pos) /*!< 0x00000010 */
  2520. #define SYSCFG_CFGR1_COMP1_OCREF_CLR_TIM1 SYSCFG_CFGR1_COMP1_OCREF_CLR_TIM1_Msk /*!< COMP1 */
  2521. #define SYSCFG_CFGR1_COMP2_OCREF_CLR_TIM1_Pos (5U)
  2522. #define SYSCFG_CFGR1_COMP2_OCREF_CLR_TIM1_Msk (0x1UL << SYSCFG_CFGR1_COMP2_OCREF_CLR_TIM1_Pos) /*!< 0x00000020 */
  2523. #define SYSCFG_CFGR1_COMP2_OCREF_CLR_TIM1 SYSCFG_CFGR1_COMP2_OCREF_CLR_TIM1_Msk /*!< COMP2 */
  2524. #define SYSCFG_CFGR1_I2C_PA2_FMP_Pos (16U)
  2525. #define SYSCFG_CFGR1_I2C_PA2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PA2_FMP_Pos) /*!< 0x00010000 */
  2526. #define SYSCFG_CFGR1_I2C_PA2_FMP SYSCFG_CFGR1_I2C_PA2_FMP_Msk /*!< PA2 FMP */
  2527. #define SYSCFG_CFGR1_I2C_PB3_FMP_Pos (17U)
  2528. #define SYSCFG_CFGR1_I2C_PB3_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB3_FMP_Pos) /*!< 0x00020000 */
  2529. #define SYSCFG_CFGR1_I2C_PB3_FMP SYSCFG_CFGR1_I2C_PB3_FMP_Msk /*!< PB3 FMP */
  2530. #define SYSCFG_CFGR1_I2C_PB4_FMP_Pos (18U)
  2531. #define SYSCFG_CFGR1_I2C_PB4_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB4_FMP_Pos) /*!< 0x00400000 */
  2532. #define SYSCFG_CFGR1_I2C_PB4_FMP SYSCFG_CFGR1_I2C_PB4_FMP_Msk /*!< PB4 FMP */
  2533. #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (19U)
  2534. #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00200000 */
  2535. #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< PB6 FMP */
  2536. /****************** Bit definition for SYSCFG_CFGR2 register ****************/
  2537. #define SYSCFG_CFGR2_LOCKUP_LOCK_Pos (0U)
  2538. #define SYSCFG_CFGR2_LOCKUP_LOCK_Msk (0x1UL << SYSCFG_CFGR2_LOCKUP_LOCK_Pos) /*!< 0x00000001 */
  2539. #define SYSCFG_CFGR2_LOCKUP_LOCK SYSCFG_CFGR2_LOCKUP_LOCK_Msk /*!< Enables and locks the LOCKUP_LOCK (Hardfault) output of CortexM0 with Break Input of TIMER1 */
  2540. #define SYSCFG_CFGR2_COMP1_BRK_TIM1_Pos (3U)
  2541. #define SYSCFG_CFGR2_COMP1_BRK_TIM1_Msk (0x1UL << SYSCFG_CFGR2_COMP1_BRK_TIM1_Pos) /*!< 0x00000008 */
  2542. #define SYSCFG_CFGR2_COMP1_BRK_TIM1 SYSCFG_CFGR2_COMP1_BRK_TIM1_Msk /*!< COMP1_BRK_TIM1 */
  2543. #define SYSCFG_CFGR2_COMP2_BRK_TIM1_Pos (4U)
  2544. #define SYSCFG_CFGR2_COMP2_BRK_TIM1_Msk (0x1UL << SYSCFG_CFGR2_COMP2_BRK_TIM1_Pos) /*!< 0x00000010 */
  2545. #define SYSCFG_CFGR2_COMP2_BRK_TIM1 SYSCFG_CFGR2_COMP2_BRK_TIM1_Msk /*!< COMP2_BRK_TIM1 */
  2546. #define SYSCFG_CFGR2_ETR_SRC_TIM1_Pos (9U)
  2547. #define SYSCFG_CFGR2_ETR_SRC_TIM1_Msk (0x3UL << SYSCFG_CFGR2_ETR_SRC_TIM1_Pos) /*!< 0x00000600 */
  2548. #define SYSCFG_CFGR2_ETR_SRC_TIM1 SYSCFG_CFGR2_ETR_SRC_TIM1_Msk /*!< ETR_SRC_TIM1 */
  2549. #define SYSCFG_CFGR2_ETR_SRC_TIM1_0 (0x1UL << SYSCFG_CFGR2_ETR_SRC_TIM1_Pos)
  2550. #define SYSCFG_CFGR2_ETR_SRC_TIM1_1 (0x2UL << SYSCFG_CFGR2_ETR_SRC_TIM1_Pos)
  2551. /***************** Bit definition for GPIO_ENS register ************************/
  2552. #define SYSCFG_GPIO_ENS_PA_ENS_Pos (0U)
  2553. #define SYSCFG_GPIO_ENS_PA_ENS_Msk (0xFFUL << SYSCFG_GPIO_ENS_PA_ENS_Pos) /*!< 0x000000FF */
  2554. #define SYSCFG_GPIO_ENS_PA_ENS SYSCFG_GPIO_ENS_PA_ENS_Msk /*!< PA_ENS[7:0] bits (desc PA_ENS) */
  2555. #define SYSCFG_GPIO_ENS_PA0_ENS (0x1UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
  2556. #define SYSCFG_GPIO_ENS_PA1_ENS (0x2UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
  2557. #define SYSCFG_GPIO_ENS_PA2_ENS (0x4UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
  2558. #define SYSCFG_GPIO_ENS_PA3_ENS (0x8UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
  2559. #define SYSCFG_GPIO_ENS_PA4_ENS (0x10UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
  2560. #define SYSCFG_GPIO_ENS_PA5_ENS (0x20UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
  2561. #define SYSCFG_GPIO_ENS_PA6_ENS (0x40UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
  2562. #define SYSCFG_GPIO_ENS_PA7_ENS (0x80UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
  2563. #define SYSCFG_GPIO_ENS_PB_ENS_Pos (8U)
  2564. #define SYSCFG_GPIO_ENS_PB_ENS_Msk (0xFFUL << SYSCFG_GPIO_ENS_PB_ENS_Pos) /*!< 0x0000FF00 */
  2565. #define SYSCFG_GPIO_ENS_PB_ENS SYSCFG_GPIO_ENS_PB_ENS_Msk /*!< PB_ENS[15:8] bits (desc PB_ENS) */
  2566. #define SYSCFG_GPIO_ENS_PB0_ENS (0x1UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
  2567. #define SYSCFG_GPIO_ENS_PB1_ENS (0x2UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
  2568. #define SYSCFG_GPIO_ENS_PB2_ENS (0x4UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
  2569. #define SYSCFG_GPIO_ENS_PB3_ENS (0x8UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
  2570. #define SYSCFG_GPIO_ENS_PB4_ENS (0x10UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
  2571. #define SYSCFG_GPIO_ENS_PB5_ENS (0x20UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
  2572. #define SYSCFG_GPIO_ENS_PB6_ENS (0x40UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
  2573. #define SYSCFG_GPIO_ENS_PB7_ENS (0x80UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
  2574. #define SYSCFG_GPIO_ENS_PC_ENS_Pos (16U)
  2575. #define SYSCFG_GPIO_ENS_PC_ENS_Msk (0x3UL << SYSCFG_GPIO_ENS_PC_ENS_Pos) /*!< 0x00030000 */
  2576. #define SYSCFG_GPIO_ENS_PC_ENS SYSCFG_GPIO_ENS_PC_ENS_Msk /*!< PC_ENS[17:16] bits (desc PC_ENS) */
  2577. #define SYSCFG_GPIO_ENS_PC0_ENS (0x1UL << SYSCFG_GPIO_ENS_PC_ENS_Pos)
  2578. #define SYSCFG_GPIO_ENS_PC1_ENS (0x2UL << SYSCFG_GPIO_ENS_PC_ENS_Pos)
  2579. /*****************************************************************************/
  2580. /* */
  2581. /* Timers (TIM) */
  2582. /* */
  2583. /*****************************************************************************/
  2584. /******************* Bit definition for TIM_CR1 register *******************/
  2585. #define TIM_CR1_CEN_Pos (0U)
  2586. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  2587. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  2588. #define TIM_CR1_UDIS_Pos (1U)
  2589. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  2590. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  2591. #define TIM_CR1_URS_Pos (2U)
  2592. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  2593. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  2594. #define TIM_CR1_OPM_Pos (3U)
  2595. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  2596. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  2597. #define TIM_CR1_DIR_Pos (4U)
  2598. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  2599. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  2600. #define TIM_CR1_CMS_Pos (5U)
  2601. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  2602. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  2603. #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  2604. #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  2605. #define TIM_CR1_ARPE_Pos (7U)
  2606. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  2607. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  2608. #define TIM_CR1_CKD_Pos (8U)
  2609. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  2610. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  2611. #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  2612. #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  2613. /******************* Bit definition for TIM_CR2 register *******************/
  2614. #define TIM_CR2_CCPC_Pos (0U)
  2615. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  2616. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  2617. #define TIM_CR2_CCUS_Pos (2U)
  2618. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  2619. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  2620. #define TIM_CR2_MMS_Pos (4U)
  2621. #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  2622. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  2623. #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  2624. #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  2625. #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  2626. #define TIM_CR2_TI1S_Pos (7U)
  2627. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  2628. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  2629. #define TIM_CR2_OIS1_Pos (8U)
  2630. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  2631. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  2632. #define TIM_CR2_OIS1N_Pos (9U)
  2633. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  2634. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  2635. #define TIM_CR2_OIS2_Pos (10U)
  2636. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  2637. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  2638. #define TIM_CR2_OIS2N_Pos (11U)
  2639. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  2640. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  2641. #define TIM_CR2_OIS3_Pos (12U)
  2642. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  2643. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  2644. #define TIM_CR2_OIS3N_Pos (13U)
  2645. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  2646. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  2647. #define TIM_CR2_OIS4_Pos (14U)
  2648. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  2649. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  2650. /******************* Bit definition for TIM_SMCR register ******************/
  2651. #define TIM_SMCR_SMS_Pos (0U)
  2652. #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  2653. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  2654. #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  2655. #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  2656. #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  2657. #define TIM_SMCR_OCCS_Pos (3U)
  2658. #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  2659. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  2660. #define TIM_SMCR_TS_Pos (4U)
  2661. #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  2662. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  2663. #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  2664. #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  2665. #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  2666. #define TIM_SMCR_MSM_Pos (7U)
  2667. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  2668. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  2669. #define TIM_SMCR_ETF_Pos (8U)
  2670. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  2671. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  2672. #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  2673. #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  2674. #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  2675. #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  2676. #define TIM_SMCR_ETPS_Pos (12U)
  2677. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  2678. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  2679. #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  2680. #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  2681. #define TIM_SMCR_ECE_Pos (14U)
  2682. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  2683. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  2684. #define TIM_SMCR_ETP_Pos (15U)
  2685. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  2686. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  2687. /******************* Bit definition for TIM_DIER register ******************/
  2688. #define TIM_DIER_UIE_Pos (0U)
  2689. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  2690. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  2691. #define TIM_DIER_CC1IE_Pos (1U)
  2692. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  2693. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  2694. #define TIM_DIER_CC2IE_Pos (2U)
  2695. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  2696. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  2697. #define TIM_DIER_CC3IE_Pos (3U)
  2698. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  2699. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  2700. #define TIM_DIER_CC4IE_Pos (4U)
  2701. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  2702. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  2703. #define TIM_DIER_COMIE_Pos (5U)
  2704. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  2705. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  2706. #define TIM_DIER_TIE_Pos (6U)
  2707. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  2708. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  2709. #define TIM_DIER_BIE_Pos (7U)
  2710. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  2711. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  2712. /******************** Bit definition for TIM_SR register *******************/
  2713. #define TIM_SR_UIF_Pos (0U)
  2714. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  2715. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  2716. #define TIM_SR_CC1IF_Pos (1U)
  2717. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  2718. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  2719. #define TIM_SR_CC2IF_Pos (2U)
  2720. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  2721. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  2722. #define TIM_SR_CC3IF_Pos (3U)
  2723. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  2724. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  2725. #define TIM_SR_CC4IF_Pos (4U)
  2726. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  2727. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  2728. #define TIM_SR_COMIF_Pos (5U)
  2729. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  2730. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  2731. #define TIM_SR_TIF_Pos (6U)
  2732. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  2733. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  2734. #define TIM_SR_BIF_Pos (7U)
  2735. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  2736. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  2737. #define TIM_SR_CC1OF_Pos (9U)
  2738. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  2739. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  2740. #define TIM_SR_CC2OF_Pos (10U)
  2741. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  2742. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  2743. #define TIM_SR_CC3OF_Pos (11U)
  2744. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  2745. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  2746. #define TIM_SR_CC4OF_Pos (12U)
  2747. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  2748. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  2749. #define TIM_SR_IC1IR_Pos (16U)
  2750. #define TIM_SR_IC1IR_Msk (0x1UL << TIM_SR_IC1IR_Pos) /*!< 0x00010000 */
  2751. #define TIM_SR_IC1IR TIM_SR_IC1IR_Msk /*!< desc IC1IR */
  2752. #define TIM_SR_IC2IR_Pos (17U)
  2753. #define TIM_SR_IC2IR_Msk (0x1UL << TIM_SR_IC2IR_Pos) /*!< 0x00020000 */
  2754. #define TIM_SR_IC2IR TIM_SR_IC2IR_Msk /*!< desc IC2IR */
  2755. #define TIM_SR_IC3IR_Pos (18U)
  2756. #define TIM_SR_IC3IR_Msk (0x1UL << TIM_SR_IC3IR_Pos) /*!< 0x00040000 */
  2757. #define TIM_SR_IC3IR TIM_SR_IC3IR_Msk /*!< desc IC3IR */
  2758. #define TIM_SR_IC4IR_Pos (19U)
  2759. #define TIM_SR_IC4IR_Msk (0x1UL << TIM_SR_IC4IR_Pos) /*!< 0x00080000 */
  2760. #define TIM_SR_IC4IR TIM_SR_IC4IR_Msk /*!< desc IC4IR */
  2761. #define TIM_SR_IC1IF_Pos (20U)
  2762. #define TIM_SR_IC1IF_Msk (0x1UL << TIM_SR_IC1IF_Pos) /*!< 0x00100000 */
  2763. #define TIM_SR_IC1IF TIM_SR_IC1IF_Msk /*!< desc IC1IF */
  2764. #define TIM_SR_IC2IF_Pos (21U)
  2765. #define TIM_SR_IC2IF_Msk (0x1UL << TIM_SR_IC2IF_Pos) /*!< 0x00200000 */
  2766. #define TIM_SR_IC2IF TIM_SR_IC2IF_Msk /*!< desc IC2IF */
  2767. #define TIM_SR_IC3IF_Pos (22U)
  2768. #define TIM_SR_IC3IF_Msk (0x1UL << TIM_SR_IC3IR_Pos) /*!< 0x00400000 */
  2769. #define TIM_SR_IC3IF TIM_SR_IC3IF_Msk /*!< desc IC3IF */
  2770. #define TIM_SR_IC4IF_Pos (23U)
  2771. #define TIM_SR_IC4IF_Msk (0x1UL << TIM_SR_IC4IR_Pos) /*!< 0x00800000 */
  2772. #define TIM_SR_IC4IF TIM_SR_IC4IF_Msk /*!< desc IC4IF */
  2773. /******************* Bit definition for TIM_EGR register *******************/
  2774. #define TIM_EGR_UG_Pos (0U)
  2775. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  2776. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  2777. #define TIM_EGR_CC1G_Pos (1U)
  2778. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  2779. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  2780. #define TIM_EGR_CC2G_Pos (2U)
  2781. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  2782. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  2783. #define TIM_EGR_CC3G_Pos (3U)
  2784. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  2785. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  2786. #define TIM_EGR_CC4G_Pos (4U)
  2787. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  2788. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  2789. #define TIM_EGR_COMG_Pos (5U)
  2790. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  2791. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  2792. #define TIM_EGR_TG_Pos (6U)
  2793. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  2794. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  2795. #define TIM_EGR_BG_Pos (7U)
  2796. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  2797. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  2798. /****************** Bit definition for TIM_CCMR1 register ******************/
  2799. #define TIM_CCMR1_CC1S_Pos (0U)
  2800. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  2801. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  2802. #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  2803. #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  2804. #define TIM_CCMR1_OC1FE_Pos (2U)
  2805. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  2806. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  2807. #define TIM_CCMR1_OC1PE_Pos (3U)
  2808. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  2809. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  2810. #define TIM_CCMR1_OC1M_Pos (4U)
  2811. #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  2812. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  2813. #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  2814. #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  2815. #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  2816. #define TIM_CCMR1_OC1CE_Pos (7U)
  2817. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  2818. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  2819. #define TIM_CCMR1_CC2S_Pos (8U)
  2820. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  2821. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  2822. #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  2823. #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  2824. #define TIM_CCMR1_OC2FE_Pos (10U)
  2825. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  2826. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  2827. #define TIM_CCMR1_OC2PE_Pos (11U)
  2828. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  2829. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  2830. #define TIM_CCMR1_OC2M_Pos (12U)
  2831. #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  2832. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  2833. #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  2834. #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  2835. #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  2836. #define TIM_CCMR1_OC2CE_Pos (15U)
  2837. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  2838. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  2839. /*---------------------------------------------------------------------------*/
  2840. #define TIM_CCMR1_IC1PSC_Pos (2U)
  2841. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  2842. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  2843. #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  2844. #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  2845. #define TIM_CCMR1_IC1F_Pos (4U)
  2846. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  2847. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  2848. #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  2849. #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  2850. #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  2851. #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  2852. #define TIM_CCMR1_IC2PSC_Pos (10U)
  2853. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  2854. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  2855. #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  2856. #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  2857. #define TIM_CCMR1_IC2F_Pos (12U)
  2858. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  2859. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  2860. #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  2861. #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  2862. #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  2863. #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  2864. /****************** Bit definition for TIM_CCMR2 register ******************/
  2865. #define TIM_CCMR2_CC3S_Pos (0U)
  2866. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  2867. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  2868. #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  2869. #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  2870. #define TIM_CCMR2_OC3FE_Pos (2U)
  2871. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  2872. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  2873. #define TIM_CCMR2_OC3PE_Pos (3U)
  2874. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  2875. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  2876. #define TIM_CCMR2_OC3M_Pos (4U)
  2877. #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  2878. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  2879. #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  2880. #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  2881. #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  2882. #define TIM_CCMR2_OC3CE_Pos (7U)
  2883. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  2884. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  2885. #define TIM_CCMR2_CC4S_Pos (8U)
  2886. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  2887. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  2888. #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  2889. #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  2890. #define TIM_CCMR2_OC4FE_Pos (10U)
  2891. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  2892. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  2893. #define TIM_CCMR2_OC4PE_Pos (11U)
  2894. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  2895. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  2896. #define TIM_CCMR2_OC4M_Pos (12U)
  2897. #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  2898. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  2899. #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  2900. #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  2901. #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  2902. #define TIM_CCMR2_OC4CE_Pos (15U)
  2903. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  2904. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  2905. /*---------------------------------------------------------------------------*/
  2906. #define TIM_CCMR2_IC3PSC_Pos (2U)
  2907. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  2908. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  2909. #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  2910. #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  2911. #define TIM_CCMR2_IC3F_Pos (4U)
  2912. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  2913. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  2914. #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  2915. #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  2916. #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  2917. #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  2918. #define TIM_CCMR2_IC4PSC_Pos (10U)
  2919. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  2920. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  2921. #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  2922. #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  2923. #define TIM_CCMR2_IC4F_Pos (12U)
  2924. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  2925. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  2926. #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  2927. #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  2928. #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  2929. #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  2930. /******************* Bit definition for TIM_CCER register ******************/
  2931. #define TIM_CCER_CC1E_Pos (0U)
  2932. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  2933. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  2934. #define TIM_CCER_CC1P_Pos (1U)
  2935. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  2936. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  2937. #define TIM_CCER_CC1NE_Pos (2U)
  2938. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  2939. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  2940. #define TIM_CCER_CC1NP_Pos (3U)
  2941. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  2942. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  2943. #define TIM_CCER_CC2E_Pos (4U)
  2944. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  2945. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  2946. #define TIM_CCER_CC2P_Pos (5U)
  2947. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  2948. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  2949. #define TIM_CCER_CC2NE_Pos (6U)
  2950. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  2951. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  2952. #define TIM_CCER_CC2NP_Pos (7U)
  2953. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  2954. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  2955. #define TIM_CCER_CC3E_Pos (8U)
  2956. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  2957. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  2958. #define TIM_CCER_CC3P_Pos (9U)
  2959. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  2960. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  2961. #define TIM_CCER_CC3NE_Pos (10U)
  2962. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  2963. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  2964. #define TIM_CCER_CC3NP_Pos (11U)
  2965. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  2966. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  2967. #define TIM_CCER_CC4E_Pos (12U)
  2968. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  2969. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  2970. #define TIM_CCER_CC4P_Pos (13U)
  2971. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  2972. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  2973. /******************* Bit definition for TIM_CNT register *******************/
  2974. #define TIM_CNT_CNT_Pos (0U)
  2975. #define TIM_CNT_CNT_Msk (0xFFFFUL << TIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  2976. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  2977. /******************* Bit definition for TIM_PSC register *******************/
  2978. #define TIM_PSC_PSC_Pos (0U)
  2979. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  2980. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  2981. /******************* Bit definition for TIM_ARR register *******************/
  2982. #define TIM_ARR_ARR_Pos (0U)
  2983. #define TIM_ARR_ARR_Msk (0xFFFFUL << TIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  2984. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  2985. /******************* Bit definition for TIM_RCR register *******************/
  2986. #define TIM_RCR_REP_Pos (0U)
  2987. #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */
  2988. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  2989. /******************* Bit definition for TIM_CCR1 register ******************/
  2990. #define TIM_CCR1_CCR1_Pos (0U)
  2991. #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  2992. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  2993. /******************* Bit definition for TIM_CCR2 register ******************/
  2994. #define TIM_CCR2_CCR2_Pos (0U)
  2995. #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  2996. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  2997. /******************* Bit definition for TIM_CCR3 register ******************/
  2998. #define TIM_CCR3_CCR3_Pos (0U)
  2999. #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  3000. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  3001. /******************* Bit definition for TIM_CCR4 register ******************/
  3002. #define TIM_CCR4_CCR4_Pos (0U)
  3003. #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  3004. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  3005. /******************* Bit definition for TIM_BDTR register ******************/
  3006. #define TIM_BDTR_DTG_Pos (0U)
  3007. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  3008. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  3009. #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  3010. #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  3011. #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  3012. #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  3013. #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  3014. #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  3015. #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  3016. #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  3017. #define TIM_BDTR_LOCK_Pos (8U)
  3018. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  3019. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  3020. #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  3021. #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  3022. #define TIM_BDTR_OSSI_Pos (10U)
  3023. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  3024. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  3025. #define TIM_BDTR_OSSR_Pos (11U)
  3026. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  3027. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  3028. #define TIM_BDTR_BKE_Pos (12U)
  3029. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  3030. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
  3031. #define TIM_BDTR_BKP_Pos (13U)
  3032. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  3033. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
  3034. #define TIM_BDTR_AOE_Pos (14U)
  3035. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  3036. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  3037. #define TIM_BDTR_MOE_Pos (15U)
  3038. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  3039. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  3040. /******************* Bit definition for TIM14_OR register *******************/
  3041. #define TIM14_OR_TI1_RMP_Pos (0U)
  3042. #define TIM14_OR_TI1_RMP_Msk (0x3UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000003 */
  3043. #define TIM14_OR_TI1_RMP TIM14_OR_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */
  3044. #define TIM14_OR_TI1_RMP_0 (0x1UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000001 */
  3045. #define TIM14_OR_TI1_RMP_1 (0x2UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000002 */
  3046. /******************************************************************************/
  3047. /* */
  3048. /* Low Power Timer (LPTIM) */
  3049. /* */
  3050. /******************************************************************************/
  3051. /****************** Bit definition for LPTIM_ISR register *******************/
  3052. #define LPTIM_ISR_ARRM_Pos (1U)
  3053. #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  3054. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  3055. #define LPTIM_ISR_ARROK_Pos (4U)
  3056. #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  3057. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Automatic overload register update OK */
  3058. /****************** Bit definition for LPTIM_ICR register *******************/
  3059. #define LPTIM_ICR_ARRMCF_Pos (1U)
  3060. #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  3061. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  3062. #define LPTIM_ICR_ARROKCF_Pos (4U)
  3063. #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  3064. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Auto overload register update OK clear flag */
  3065. /****************** Bit definition for LPTIM_IER register ********************/
  3066. #define LPTIM_IER_ARRMIE_Pos (1U)
  3067. #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  3068. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  3069. #define LPTIM_IER_ARROKIE_Pos (4U)
  3070. #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  3071. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Auto overload register update OK interrupt enabled */
  3072. /****************** Bit definition for LPTIM_CFGR register *******************/
  3073. #define LPTIM_CFGR_PRESC_Pos (9U)
  3074. #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  3075. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  3076. #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  3077. #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  3078. #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  3079. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  3080. #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  3081. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  3082. /****************** Bit definition for LPTIM_CR register ********************/
  3083. #define LPTIM_CR_ENABLE_Pos (0U)
  3084. #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  3085. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  3086. #define LPTIM_CR_SNGSTRT_Pos (1U)
  3087. #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  3088. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  3089. #define LPTIM_CR_CNTSTRT_Pos (2U)
  3090. #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  3091. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continue mode */
  3092. #define LPTIM_CR_COUNTRST_Pos (3U)
  3093. #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x0000008 */
  3094. #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< The counter resets */
  3095. #define LPTIM_CR_RSTARE_Pos (4U)
  3096. #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */
  3097. #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */
  3098. /****************** Bit definition for LPTIM_ARR register *******************/
  3099. #define LPTIM_ARR_ARR_Pos (0U)
  3100. #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  3101. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  3102. /****************** Bit definition for LPTIM_CNT register *******************/
  3103. #define LPTIM_CNT_CNT_Pos (0U)
  3104. #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  3105. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  3106. /******************************************************************************/
  3107. /* */
  3108. /* Analog Comparators (COMP) */
  3109. /* */
  3110. /******************************************************************************/
  3111. /********************** Bit definition for COMP_CSR register ****************/
  3112. #define COMP_CSR_EN_Pos (0U)
  3113. #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */
  3114. #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */
  3115. #define COMP_CSR_COMP1_EN COMP_CSR_EN
  3116. #define COMP_CSR_COMP2_EN COMP_CSR_EN
  3117. #define COMP_CSR_INNSEL_Pos (5U)
  3118. #define COMP_CSR_INNSEL_Msk (0x1UL << COMP_CSR_INNSEL_Pos) /*!< 0x00000020 */
  3119. #define COMP_CSR_INNSEL COMP_CSR_INNSEL_Msk /*!< COMP negative input select */
  3120. #define COMP_CSR_INPSEL_Pos (9U)
  3121. #define COMP_CSR_INPSEL_Msk (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000020 */
  3122. #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< COMP negative input select */
  3123. #define COMP_CSR_WINMODE_Pos (11U)
  3124. #define COMP_CSR_WINMODE_Msk (0x1UL << COMP_CSR_WINMODE_Pos) /*!< 0x00000800 */
  3125. #define COMP_CSR_WINMODE COMP_CSR_WINMODE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  3126. #define COMP_CSR_POLARITY_Pos (15U)
  3127. #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */
  3128. #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */
  3129. #define COMP_CSR_COMP_VCDIV_Pos (22U)
  3130. #define COMP_CSR_COMP_VCDIV_Msk (0xFUL << COMP_CSR_COMP_VCDIV_Pos) /*!< 0x00008000 */
  3131. #define COMP_CSR_COMP_VCDIV COMP_CSR_COMP_VCDIV_Msk /*!< VREFCMP voltage divider configuration, VREFCMP is divided from reference source */
  3132. #define COMP_CSR_COMP_VCDIV_0 (0x1UL << COMP_CSR_COMP_VCDIV_Pos) /*!< 0x00400000 */
  3133. #define COMP_CSR_COMP_VCDIV_1 (0x2UL << COMP_CSR_COMP_VCDIV_Pos) /*!< 0x00800000 */
  3134. #define COMP_CSR_COMP_VCDIV_2 (0x4UL << COMP_CSR_COMP_VCDIV_Pos) /*!< 0x00C00000 */
  3135. #define COMP_CSR_COMP_VCDIV_3 (0x8UL << COMP_CSR_COMP_VCDIV_Pos) /*!< 0x01000000 */
  3136. #define COMP_CSR_COMP_VCDIV_EN_Pos (26U)
  3137. #define COMP_CSR_COMP_VCDIV_EN_Msk (0x1UL << COMP_CSR_COMP_VCDIV_EN_Pos) /*!< 0x04000000 */
  3138. #define COMP_CSR_COMP_VCDIV_EN COMP_CSR_COMP_VCDIV_EN_Msk /*!< VREFCMP enable, active high. */
  3139. #define COMP_CSR_COMP_VCSEL_Pos (27U)
  3140. #define COMP_CSR_COMP_VCSEL_Msk (0x1UL << COMP_CSR_COMP_VCSEL_Pos) /*!< 0x08000000 */
  3141. #define COMP_CSR_COMP_VCSEL COMP_CSR_COMP_VCSEL_Msk /*!< VREFCMP reference source selection */
  3142. #define COMP_CSR_COMP_OUT_Pos (30U)
  3143. #define COMP_CSR_COMP_OUT_Msk (0x1UL << COMP_CSR_COMP_OUT_Pos) /*!< 0x40000000 */
  3144. #define COMP_CSR_COMP_OUT COMP_CSR_COMP_OUT_Msk
  3145. /********************** Bit definition for COMP_FR register ****************/
  3146. #define COMP_FR_FLTEN_Pos (0U)
  3147. #define COMP_FR_FLTEN_Msk (0x1UL << COMP_FR_FLTEN_Pos) /*!< 0x00000001 */
  3148. #define COMP_FR_FLTEN COMP_FR_FLTEN_Msk /*!< Comparator filter enable */
  3149. #define COMP_FR_FLTCNT_Pos (16U)
  3150. #define COMP_FR_FLTCNT_Msk (0xFFFFUL << COMP_FR_FLTCNT_Pos) /*!< 0xFFFF0000 */
  3151. #define COMP_FR_FLTCNT COMP_FR_FLTCNT_Msk /*!< Comparator filter counter */
  3152. /******************************************************************************/
  3153. /* */
  3154. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  3155. /* */
  3156. /******************************************************************************/
  3157. /******************* Bit definition for USART_SR register *******************/
  3158. #define USART_SR_PE_Pos (0U)
  3159. #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos) /*!< 0x00000001 */
  3160. #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */
  3161. #define USART_SR_FE_Pos (1U)
  3162. #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos) /*!< 0x00000002 */
  3163. #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */
  3164. #define USART_SR_NE_Pos (2U)
  3165. #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos) /*!< 0x00000004 */
  3166. #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */
  3167. #define USART_SR_ORE_Pos (3U)
  3168. #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos) /*!< 0x00000008 */
  3169. #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */
  3170. #define USART_SR_IDLE_Pos (4U)
  3171. #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos) /*!< 0x00000010 */
  3172. #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */
  3173. #define USART_SR_RXNE_Pos (5U)
  3174. #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos) /*!< 0x00000020 */
  3175. #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */
  3176. #define USART_SR_TC_Pos (6U)
  3177. #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos) /*!< 0x00000040 */
  3178. #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */
  3179. #define USART_SR_TXE_Pos (7U)
  3180. #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos) /*!< 0x00000080 */
  3181. #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */
  3182. #define USART_SR_CTS_Pos (9U)
  3183. #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos) /*!< 0x00000200 */
  3184. #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */
  3185. #define USART_SR_ABRF_Pos (10U)
  3186. #define USART_SR_ABRF_Msk (0x1UL << USART_SR_ABRF_Pos) /*!< 0x00000400 */
  3187. #define USART_SR_ABRF USART_SR_ABRF_Msk /*!< Auto brr detection Flag */
  3188. #define USART_SR_ABRE_Pos (11U)
  3189. #define USART_SR_ABRE_Msk (0x1UL << USART_SR_ABRE_Pos) /*!< 0x00000800 */
  3190. #define USART_SR_ABRE USART_SR_ABRE_Msk /*!< Auto brr detection err Flag */
  3191. #define USART_SR_ABRRQ_Pos (12U)
  3192. #define USART_SR_ABRRQ_Msk (0x1UL << USART_SR_ABRRQ_Pos) /*!< 0x00001000 */
  3193. #define USART_SR_ABRRQ USART_SR_ABRRQ_Msk /*!< Auto brr detection err Flag */
  3194. /******************* Bit definition for USART_DR register *******************/
  3195. #define USART_DR_DR_Pos (0U)
  3196. #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos) /*!< 0x000001FF */
  3197. #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */
  3198. /****************** Bit definition for USART_BRR register *******************/
  3199. #define USART_BRR_DIV_Fraction_Pos (0U)
  3200. #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */
  3201. #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!< Fraction of USARTDIV */
  3202. #define USART_BRR_DIV_Mantissa_Pos (4U)
  3203. #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */
  3204. #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!< Mantissa of USARTDIV */
  3205. /****************** Bit definition for USART_CR1 register *******************/
  3206. #define USART_CR1_RWU_Pos (1U)
  3207. #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos) /*!< 0x00000002 */
  3208. #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */
  3209. #define USART_CR1_RE_Pos (2U)
  3210. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  3211. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  3212. #define USART_CR1_TE_Pos (3U)
  3213. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  3214. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  3215. #define USART_CR1_IDLEIE_Pos (4U)
  3216. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  3217. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  3218. #define USART_CR1_RXNEIE_Pos (5U)
  3219. #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  3220. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  3221. #define USART_CR1_TCIE_Pos (6U)
  3222. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  3223. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  3224. #define USART_CR1_TXEIE_Pos (7U)
  3225. #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  3226. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< des TXEIE */
  3227. #define USART_CR1_PEIE_Pos (8U)
  3228. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  3229. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< des PEIE */
  3230. #define USART_CR1_PS_Pos (9U)
  3231. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  3232. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  3233. #define USART_CR1_PCE_Pos (10U)
  3234. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  3235. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  3236. #define USART_CR1_WAKE_Pos (11U)
  3237. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  3238. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */
  3239. #define USART_CR1_M_Pos (12U)
  3240. #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */
  3241. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  3242. #define USART_CR1_UE_Pos (13U)
  3243. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00002000 */
  3244. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  3245. /****************** Bit definition for USART_CR2 register *******************/
  3246. #define USART_CR2_ADD_Pos (0U)
  3247. #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos) /*!< 0x0000000F */
  3248. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  3249. #define USART_CR2_LBCL_Pos (8U)
  3250. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  3251. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  3252. #define USART_CR2_CPHA_Pos (9U)
  3253. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  3254. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  3255. #define USART_CR2_CPOL_Pos (10U)
  3256. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  3257. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  3258. #define USART_CR2_CLKEN_Pos (11U)
  3259. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  3260. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  3261. #define USART_CR2_STOP_Pos (13U)
  3262. #define USART_CR2_STOP_Msk (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  3263. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP bits*/
  3264. /****************** Bit definition for USART_CR3 register *******************/
  3265. #define USART_CR3_EIE_Pos (0U)
  3266. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  3267. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  3268. #define USART_CR3_HDSEL_Pos (3U)
  3269. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  3270. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  3271. #define USART_CR3_RTSE_Pos (8U)
  3272. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  3273. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  3274. #define USART_CR3_CTSE_Pos (9U)
  3275. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  3276. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  3277. #define USART_CR3_CTSIE_Pos (10U)
  3278. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  3279. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  3280. #define USART_CR3_OVER8_Pos (11U)
  3281. #define USART_CR3_OVER8_Msk (0x1UL <<USART_CR3_OVER8_Pos)
  3282. #define USART_CR3_OVER8 USART_CR3_OVER8_Msk
  3283. #define USART_CR3_ABREN_Pos (12U)
  3284. #define USART_CR3_ABREN_Msk (0x1UL <<USART_CR3_ABREN_Pos)
  3285. #define USART_CR3_ABREN USART_CR3_ABREN_Msk
  3286. #define USART_CR3_ABRMODE_Pos (13U)
  3287. #define USART_CR3_ABRMODE_Msk (0x3UL <<USART_CR3_ABRMODE_Pos)
  3288. #define USART_CR3_ABRMODE USART_CR3_ABRMODE_Msk
  3289. #define USART_CR3_ABRMODE_0 (0x1UL <<USART_CR3_ABRMODE_Pos)
  3290. #define USART_CR3_ABRMODE_1 (0x2UL <<USART_CR3_ABRMODE_Pos)
  3291. /** @addtogroup Exported_macros
  3292. * @{
  3293. */
  3294. /******************************* ADC Instances ********************************/
  3295. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  3296. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC)
  3297. /****************************** COMP Instances ********************************/
  3298. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  3299. ((INSTANCE) == COMP2))
  3300. /******************************* CRC Instances ********************************/
  3301. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  3302. /******************************* GPIO Instances *******************************/
  3303. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  3304. ((INSTANCE) == GPIOB) || \
  3305. ((INSTANCE) == GPIOC))
  3306. /********************** GPIO Alternate Function Instances *********************/
  3307. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  3308. /**************************** GPIO Lock Instances *****************************/
  3309. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  3310. /******************************** I2C Instances *******************************/
  3311. #define IS_I2C_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C)
  3312. /************************ I2C WAKEUP FROMSTOP Instances ***********************/
  3313. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C))
  3314. /****************************** IWDG Instances ********************************/
  3315. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  3316. /****************** LPTIM Instances : All supported instances *****************/
  3317. #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM)
  3318. /****************** LPTIM Instances : All supported instances *****************/
  3319. #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM)
  3320. /******************************** SPI Instances *******************************/
  3321. #define IS_SPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1)
  3322. /****************** TIM Instances : All supported instances *******************/
  3323. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  3324. ((INSTANCE) == TIM14))
  3325. /****************** TIM Instances : supporting the break function *************/
  3326. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  3327. ((INSTANCE) == TIM14))
  3328. /************** TIM Instances : supporting Break source selection *************/
  3329. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  3330. ((INSTANCE) == TIM14))
  3331. /****************** TIM Instances : supporting 2 break inputs *****************/
  3332. #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3333. /************* TIM Instances : at least 1 capture/compare channel *************/
  3334. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  3335. ((INSTANCE) == TIM14))
  3336. /************ TIM Instances : at least 2 capture/compare channels *************/
  3337. #define IS_TIM_CC2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3338. /************ TIM Instances : at least 3 capture/compare channels *************/
  3339. #define IS_TIM_CC3_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3340. /************ TIM Instances : at least 4 capture/compare channels *************/
  3341. #define IS_TIM_CC4_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3342. /****************** TIM Instances : at least 5 capture/compare channels *******/
  3343. #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3344. /****************** TIM Instances : at least 6 capture/compare channels *******/
  3345. #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3346. /******************* TIM Instances : output(s) available **********************/
  3347. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  3348. ((((INSTANCE) == TIM1) && \
  3349. (((CHANNEL) == TIM_CHANNEL_1) || \
  3350. ((CHANNEL) == TIM_CHANNEL_2) || \
  3351. ((CHANNEL) == TIM_CHANNEL_3) || \
  3352. ((CHANNEL) == TIM_CHANNEL_4))) \
  3353. || \
  3354. (((INSTANCE) == TIM14) && \
  3355. (((CHANNEL) == TIM_CHANNEL_1))))
  3356. /****************** TIM Instances : supporting complementary output(s) ********/
  3357. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  3358. ((((INSTANCE) == TIM1) && \
  3359. (((CHANNEL) == TIM_CHANNEL_1) || \
  3360. ((CHANNEL) == TIM_CHANNEL_2) || \
  3361. ((CHANNEL) == TIM_CHANNEL_3))) \
  3362. || \
  3363. (((INSTANCE) == TIM14) && \
  3364. ((CHANNEL) == TIM_CHANNEL_1)))
  3365. /****************** TIM Instances : supporting clock division *****************/
  3366. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  3367. ((INSTANCE) == TIM14))
  3368. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  3369. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3370. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  3371. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3372. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  3373. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3374. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  3375. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3376. /****************** TIM Instances : supporting commutation event generation ***/
  3377. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  3378. ((INSTANCE) == TIM14))
  3379. /****************** TIM Instances : supporting counting mode selection ********/
  3380. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3381. /****************** TIM Instances : supporting encoder interface **************/
  3382. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3383. /****************** TIM Instances : supporting Hall sensor interface **********/
  3384. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3385. /**************** TIM Instances : external trigger input available ************/
  3386. #define IS_TIM_ETR_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3387. /************* TIM Instances : supporting ETR source selection ***************/
  3388. #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3389. /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
  3390. #define IS_TIM_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3391. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  3392. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3393. /****************** TIM Instances : supporting OCxREF clear *******************/
  3394. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3395. /****************** TIM Instances : remapping capability **********************/
  3396. #define IS_TIM_REMAP_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3397. /****************** TIM Instances : supporting repetition counter *************/
  3398. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  3399. ((INSTANCE) == TIM14))
  3400. /****************** TIM Instances : supporting synchronization ****************/
  3401. #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE)
  3402. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  3403. #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  3404. /******************* TIM Instances : Timer input XOR function *****************/
  3405. #define IS_TIM_XOR_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  3406. /******************* TIM Instances : Timer input selection ********************/
  3407. #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  3408. ((INSTANCE) == TIM14))
  3409. /************ TIM Instances : Advanced timers ********************************/
  3410. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  3411. /******************** UART Instances : Asynchronous mode **********************/
  3412. #define IS_UART_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3413. /******************** USART Instances : Synchronous mode **********************/
  3414. #define IS_USART_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3415. /****************** UART Instances : Hardware Flow control ********************/
  3416. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3417. /********************* USART Instances : Smard card mode ***********************/
  3418. #define IS_SMARTCARD_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3419. /****************** UART Instances : Auto Baud Rate detection ****************/
  3420. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3421. /******************** UART Instances : Half-Duplex mode **********************/
  3422. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3423. /******************** UART Instances : LIN mode **********************/
  3424. #define IS_UART_LIN_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3425. /******************** UART Instances : Wake-up from Stop mode **********************/
  3426. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3427. /****************** UART Instances : Driver Enable *****************/
  3428. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3429. /****************** UART Instances : SPI Slave selection mode ***************/
  3430. #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3431. /****************** UART Instances : Driver Enable *****************/
  3432. #define IS_UART_FIFO_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3433. /*********************** UART Instances : IRDA mode ***************************/
  3434. #define IS_IRDA_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  3435. /**
  3436. * @}
  3437. */
  3438. /**
  3439. * @}
  3440. */
  3441. /**
  3442. * @}
  3443. */
  3444. #ifdef __cplusplus
  3445. }
  3446. #endif /* __cplusplus */
  3447. #endif /* __PY32F002BX5_H */
  3448. /**
  3449. * @}
  3450. */
  3451. /**
  3452. * @}
  3453. */
  3454. /************************ (C) COPYRIGHT Puya *****END OF FILE******************/