123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756 |
- /**
- ******************************************************************************
- * @file py32f002bx5.h
- * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
- * This file contains all the peripheral register's definitions, bits
- * definitions and memory mapping for PY32F0xx devices.
- * @version v1.0.1
- *
- ******************************************************************************
- * @attention
- *
- * <h2><center>© Copyright (c) 2023 Puya Semiconductor Co.
- * All rights reserved.</center></h2>
- *
- * This software component is licensed by Puya under BSD 3-Clause license,
- * the "License"; You may not use this file except in compliance with the
- * License. You may obtain a copy of the License at:
- * opensource.org/licenses/BSD-3-Clause
- *
- ******************************************************************************
- * @attention
- *
- * <h2><center>© Copyright (c) 2016 STMicroelectronics.
- * All rights reserved.</center></h2>
- *
- * This software component is licensed by ST under BSD 3-Clause license,
- * the "License"; You may not use this file except in compliance with the
- * License. You may obtain a copy of the License at:
- * opensource.org/licenses/BSD-3-Clause
- *
- ******************************************************************************
- */
- /** @addtogroup CMSIS_Device
- * @{
- */
- /** @addtogroup py32f002bx5
- * @{
- */
- #ifndef __PY32F002BX5_H
- #define __PY32F002BX5_H
- #ifdef __cplusplus
- extern "C" {
- #endif /* __cplusplus */
- /** @addtogroup Configuration_section_for_CMSIS
- * @{
- */
- /**
- * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
- */
- #define __CM0PLUS_REV 0 /*!< Core Revision r0p0 */
- #define __MPU_PRESENT 0 /*!< PY32F0xx do not provide MPU */
- #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */
- #define __NVIC_PRIO_BITS 2 /*!< PY32F0xx uses 2 Bits for the Priority Levels */
- #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
- /**
- * @}
- */
- /** @addtogroup Peripheral_interrupt_number_definition
- * @{
- */
- /**
- * @brief PY32F0xx Interrupt Number Definition, according to the selected device
- * in @ref Library_configuration_section
- */
- /*!< Interrupt Number Definition */
- typedef enum
- {
- /****** Cortex-M0+ Processor Exceptions Numbers *************************************************************/
- NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
- HardFault_IRQn = -13, /*!< 3 Cortex-M Hard Fault Interrupt */
- SVC_IRQn = -5, /*!< 11 Cortex-M SV Call Interrupt */
- PendSV_IRQn = -2, /*!< 14 Cortex-M Pend SV Interrupt */
- SysTick_IRQn = -1, /*!< 15 Cortex-M System Tick Interrupt */
- /****** PY32F0 specific Interrupt Numbers *******************************************************************/
- FLASH_IRQn = 3, /*!< FLASH global Interrupt */
- RCC_IRQn = 4, /*!< RCC global Interrupt */
- EXTI0_1_IRQn = 5, /*!< EXTI 0 and 1 Interrupts */
- EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */
- EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */
- ADC_COMP_IRQn = 12, /*!< ADC COMP Interrupts */
- TIM1_BRK_UP_TRG_COM_IRQn = 13, /*!< TIM1 Break, Update, Trigger and Commutation Interrupts */
- TIM1_CC_IRQn = 14, /*!< TIM1 Capture Compare Interrupt */
- LPTIM1_IRQn = 17, /*!< LPTIM1 global Interrupts */
- TIM14_IRQn = 19, /*!< TIM14 global Interrupt */
- I2C1_IRQn = 23, /*!< I2C1 Interrupt (combined with EXTI 23) */
- SPI1_IRQn = 25, /*!< SPI1 Interrupt */
- USART1_IRQn = 27, /*!< USART1 Interrupt */
- } IRQn_Type;
- /**
- * @}
- */
- #include "core_cm0plus.h" /* Cortex-M0+ processor and core peripherals */
- #include "system_py32f0xx.h" /* PY32F0xx System Header */
- #include <stdint.h>
- /** @addtogroup Peripheral_registers_structures
- * @{
- */
- /**
- * @brief Analog to Digital Converter
- */
- typedef struct
- {
- __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
- __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
- __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
- __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */
- __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
- __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */
- __IO uint32_t RESERVED1[2]; /*!< Reserved, 0x18-0x1C */
- __IO uint32_t TR; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
- __IO uint32_t RESERVED2; /*!< Reserved, 0x24 */
- __IO uint32_t CHSELR; /*!< ADC group regular sequencer register, Address offset: 0x28 */
- __IO uint32_t RESERVED3[5]; /*!< Reserved, 0x2C */
- __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
- __IO uint32_t CCSR; /*!< ADC calibration configuration&status register Address offset: 0x44 */
- } ADC_TypeDef;
- typedef struct
- {
- __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
- } ADC_Common_TypeDef;
- /**
- * @brief CRC calculation unit
- */
- typedef struct
- {
- __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
- __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
- __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
- } CRC_TypeDef;
- /**
- * @brief Comparator
- */
- typedef struct
- {
- __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
- __IO uint32_t FR; /*!< COMP filter register, Address offset: 0x04 */
- } COMP_TypeDef;
- typedef struct
- {
- __IO uint32_t CSR_ODD; /*!< COMP control and status register located in register of comparator instance odd, used for bits common to several COMP instances, Address offset: 0x00 */
- __IO uint32_t FR_ODD;
- uint32_t RESERVED[2]; /*Reserved*/
- __IO uint32_t CSR_EVEN; /*!< COMP control and status register located in register of comparator instance even, used for bits common to several COMP instances, Address offset: 0x04 */
- __IO uint32_t FR_EVEN;
- } COMP_Common_TypeDef;
- /**
- * @brief Debug MCU
- */
- typedef struct
- {
- __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
- __IO uint32_t CR; /*!< Debug configuration register, Address offset: 0x04 */
- __IO uint32_t APBFZ1; /*!< Debug APB freeze register 1, Address offset: 0x08 */
- __IO uint32_t APBFZ2; /*!< Debug APB freeze register 2, Address offset: 0x0C */
- } DBGMCU_TypeDef;
- /**
- * @brief Asynch Interrupt/Event Controller (EXTI)
- */
- typedef struct
- {
- __IO uint32_t RTSR; /*!< EXTI Rising Trigger Selection Register 1, Address offset: 0x00 */
- __IO uint32_t FTSR; /*!< EXTI Falling Trigger Selection Register 1, Address offset: 0x04 */
- __IO uint32_t SWIER; /*!< EXTI Software Interrupt event Register 1, Address offset: 0x08 */
- __IO uint32_t PR; /*!< EXTI Pending Register 1 Address offset: 0x0C */
- __IO uint32_t RESERVED1[4]; /*!< Reserved 1, 0x10 -- 0x1C */
- __IO uint32_t RESERVED2[5]; /*!< Reserved 2, 0x20 -- 0x30 */
- __IO uint32_t RESERVED3[11]; /*!< Reserved 3, 0x34 -- 0x5C */
- __IO uint32_t EXTICR[2]; /*!< EXTI External Interrupt Configuration Register, 0x60 -- 0x68 */
- __IO uint32_t RESERVED4[6]; /*!< Reserved 5, 0x6C -- 0x7C */
- __IO uint32_t IMR; /*!< EXTI Interrupt Mask Register , Address offset: 0x80 */
- __IO uint32_t EMR; /*!< EXTI Event Mask Register , Address offset: 0x84 */
- } EXTI_TypeDef;
- /**
- * @brief FLASH Registers
- */
- typedef struct
- {
- __IO uint32_t ACR; /*!< FLASH Access Control register, Address offset: 0x00 */
- __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x04 */
- __IO uint32_t KEYR; /*!< FLASH Key register, Address offset: 0x08 */
- __IO uint32_t OPTKEYR; /*!< FLASH Option Key register, Address offset: 0x0C */
- __IO uint32_t SR; /*!< FLASH Status register, Address offset: 0x10 */
- __IO uint32_t CR; /*!< FLASH Control register, Address offset: 0x14 */
- __IO uint32_t RESERVED2[2]; /*!< Reserved2, Address offset: 0x18-0x1C */
- __IO uint32_t OPTR; /*!< FLASH Option register, Address offset: 0x20 */
- __IO uint32_t SDKR; /*!< FLASH SDK address register, Address offset: 0x24 */
- __IO uint32_t BTCR; /*!< FLASH boot control Address offset: 0x28 */
- __IO uint32_t WRPR; /*!< FLASH WRP address register, Address offset: 0x2C */
- __IO uint32_t RESERVED3[(0x90 - 0x2C) / 4 - 1];
- __IO uint32_t STCR; /*!< FLASH sleep time config register, Address offset: 0x90 */
- __IO uint32_t RESERVED4[(0x100 - 0x90) / 4 - 1];
- __IO uint32_t TS0; /*!< FLASH TS0 register, Address offset: 0x100 */
- __IO uint32_t TS1; /*!< FLASH TS1 register, Address offset: 0x104 */
- __IO uint32_t TS2P; /*!< FLASH TS2P register, Address offset: 0x108 */
- __IO uint32_t TPS3; /*!< FLASH TPS3 register, Address offset: 0x10C */
- __IO uint32_t TS3; /*!< FLASH TS3 register, Address offset: 0x110 */
- __IO uint32_t PERTPE; /*!< FLASH PERTPE register, Address offset: 0x114 */
- __IO uint32_t SMERTPE; /*!< FLASH SMERTPE register, Address offset: 0x118 */
- __IO uint32_t PRGTPE; /*!< FLASH PRGTPE register, Address offset: 0x11C */
- __IO uint32_t PRETPE; /*!< FLASH PRETPE register, Address offset: 0x120 */
- } FLASH_TypeDef;
- /**
- * @brief Option Bytes
- */
- typedef struct
- {
- __IO uint8_t RESERVED1; /*!< Reserved, Address offset: 0x00 */
- __IO uint8_t USER; /*!< FLASH option byte user options, Address offset: 0x01 */
- __IO uint8_t RESERVED2; /*!< Reserved, Address offset: 0x02 */
- __IO uint8_t nUSER; /*!< Complemented FLASH option byte user options, Address offset: 0x03 */
- __IO uint8_t SDK_STRT; /*!< SDK area start address(stored in SDK[4:0]), Address offset: 0x04 */
- __IO uint8_t SDK_END; /*!< SDK area end address(stored in SDK[12:8]), Address offset: 0x05 */
- __IO uint8_t nSDK_STRT; /*!< Complemented SDK area start address, Address offset: 0x06 */
- __IO uint8_t nSDK_END; /*!< Complemented SDK area end address, Address offset: 0x07 */
- uint32_t RESERVED3; /*!< RESERVED1, Address offset: 0x08 */
- __IO uint16_t WRP; /*!< FLASH option byte write protection, Address offset: 0x0C */
- __IO uint16_t nWRP; /*!< Complemented FLASH option byte write protection,Address offset: 0x0E */
- } OB_TypeDef;
- /**
- * @brief General Purpose I/O
- */
- typedef struct
- {
- __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
- __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
- __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
- __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
- __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
- __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
- __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
- __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
- __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
- __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
- } GPIO_TypeDef;
- /**
- * @brief Inter-integrated Circuit Interface
- */
- typedef struct
- {
- __IO uint32_t CR1; /*I2C Control register1, Address offset: 0x00 */
- __IO uint32_t CR2; /*I2C Control register2, Address offset: 0x04 */
- __IO uint32_t OAR1; /*I2C Own address register1, Address offset: 0x08 */
- uint32_t RESERVED1; /*!< RESERVED1, Address offset: 0x0C */
- __IO uint32_t DR; /*I2C Data register , Address offset: 0x10 */
- __IO uint32_t SR1; /*I2C Status register1 , Address offset: 0x14 */
- __IO uint32_t SR2; /*I2C Status register2 , Address offset: 0x18 */
- __IO uint32_t CCR; /*I2C Clock control register , Address offset: 0x1C */
- __IO uint32_t TRISE; /*I2C TRISE register , Address offset: 0x20 */
- } I2C_TypeDef;
- /**
- * @brief Independent WATCHDOG
- */
- typedef struct
- {
- __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
- __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
- __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
- __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
- } IWDG_TypeDef;
- /**
- * @brief LPTIMER
- */
- typedef struct
- {
- __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
- __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
- __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
- __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
- __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
- __IO uint32_t RESERVED1; /*!< RESERVED1, Address offset: 0x14 */
- __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
- __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
- } LPTIM_TypeDef;
- /**
- * @brief Power Control
- */
- typedef struct
- {
- __IO uint32_t CR1; /*!< PWR Power Control Register 1, Address offset: 0x00 */
- __IO uint32_t RESERVED1[7];
- } PWR_TypeDef;
- /**
- * @brief Reset and Clock Control
- */
- typedef struct
- {
- __IO uint32_t CR; /*!< RCC Clock Sources Control Register, Address offset: 0x00 */
- __IO uint32_t ICSCR; /*!< RCC Internal Clock Sources Calibration Register, Address offset: 0x04 */
- __IO uint32_t CFGR; /*!< RCC Regulated Domain Clocks Configuration Register, Address offset: 0x08 */
- __IO uint32_t RESERVED0; /*!< Reserved, Address offset: 0x0C */
- __IO uint32_t ECSCR; /*!< RCC External clock source control register, Address offset: 0x10 */
- __IO uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
- __IO uint32_t CIER; /*!< RCC Clock Interrupt Enable Register, Address offset: 0x18 */
- __IO uint32_t CIFR; /*!< RCC Clock Interrupt Flag Register, Address offset: 0x1C */
- __IO uint32_t CICR; /*!< RCC Clock Interrupt Clear Register, Address offset: 0x20 */
- __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x24 */
- __IO uint32_t AHBRSTR; /*!< RCC AHB peripherals reset register, Address offset: 0x28 */
- __IO uint32_t APBRSTR1; /*!< RCC APB peripherals reset register 1, Address offset: 0x2C */
- __IO uint32_t APBRSTR2; /*!< RCC APB peripherals reset register 2, Address offset: 0x30 */
- __IO uint32_t IOPENR; /*!< RCC IO port enable register, Address offset: 0x34 */
- __IO uint32_t AHBENR; /*!< RCC AHB peripherals clock enable register, Address offset: 0x38 */
- __IO uint32_t APBENR1; /*!< RCC APB peripherals clock enable register1, Address offset: 0x3C */
- __IO uint32_t APBENR2; /*!< RCC APB peripherals clock enable register2, Address offset: 0x40 */
- __IO uint32_t RESERVED2[4];/*!< Reserved, Address offset: 0x44-0x50 */
- __IO uint32_t CCIPR; /*!< RCC Peripherals Independent Clocks Configuration Register, Address offset: 0x54 */
- __IO uint32_t RESERVED3; /*!< Reserved, Address offset: 0x58 */
- __IO uint32_t BDCR; /*!< RCC Backup Domain Control Register, Address offset: 0x5C */
- __IO uint32_t CSR; /*!< RCC Unregulated Domain Clock Control and Status Register, Address offset: 0x60 */
- uint32_t RESERVED4[7];/*!< Reserved, Address offset: 0x64-0x7F */
- __IO uint32_t VREFBUF; /*!< RCC VREFBUF calibration Register, Address offset: 0x80 */
- } RCC_TypeDef;
- /**
- * @brief Serial Peripheral Interface
- */
- typedef struct
- {
- __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
- __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
- __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
- __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
- } SPI_TypeDef;
- /**
- * @brief System configuration controller
- */
- typedef struct
- {
- __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
- __IO uint32_t RESERVED1[5]; /*!< Reserved, Address offset: 0x04 - 0x14 */
- __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */
- __IO uint32_t GPIO_ENS; /*!< GPIO Filter Enable, Address offset: 0x1C */
- } SYSCFG_TypeDef;
- /**
- * @brief TIM
- */
- typedef struct
- {
- __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
- __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
- __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
- __IO uint32_t DIER; /*!< TIM interrupt enable register, Address offset: 0x0C */
- __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
- __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
- __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
- __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
- __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
- __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
- __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
- __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
- __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
- __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
- __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
- __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
- __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
- __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
- __IO uint32_t RESERVED[2]; /*!< Reserved, Address offset: 0x48 - 0x4F */
- __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
- } TIM_TypeDef;
- /**
- * @brief Universal Synchronous Asynchronous Receiver Transmitter
- */
- typedef struct
- {
- __IO uint32_t SR; /*!< USART Status register , Address offset: 0x00 */
- __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
- __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
- __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
- __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
- __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
- } USART_TypeDef;
- /** @addtogroup Peripheral_memory_map
- * @{
- */
- #define FLASH_BASE (0x08000000UL) /*!< FLASH base address */
- #define FLASH_END (0x08005FFFUL) /*!< FLASH end address */
- #define FLASH_SIZE (FLASH_END - FLASH_BASE + 1)
- #define FLASH_PAGE_SIZE 0x00000080U /*!< FLASH Page Size, 128 Bytes */
- #define FLASH_PAGE_NB (FLASH_SIZE / FLASH_PAGE_SIZE)
- #define FLASH_SECTOR_SIZE 0x00001000U /*!< FLASH Sector Size, 4096 Bytes */
- #define FLASH_SECTOR_NB (FLASH_SIZE / FLASH_SECTOR_SIZE)
- #define SRAM_BASE (0x20000000UL) /*!< SRAM base address */
- #define SRAM_END (0x20000BFFUL) /*!< SRAM end address */
- #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address */
- #define IOPORT_BASE (0x50000000UL) /*!< IOPORT base address */
- /*!< Peripheral memory map */
- #define APBPERIPH_BASE (PERIPH_BASE)
- #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL)
- /*!< APB peripherals */
- #define TIM14_BASE (APBPERIPH_BASE + 0x00002000UL)
- #define IWDG_BASE (APBPERIPH_BASE + 0x00003000UL)
- #define I2C_BASE (APBPERIPH_BASE + 0x00005400UL)
- #define PWR_BASE (APBPERIPH_BASE + 0x00007000UL)
- #define LPTIM_BASE (APBPERIPH_BASE + 0x00007C00UL)
- #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000UL)
- #define COMP1_BASE (APBPERIPH_BASE + 0x00010200UL)
- #define COMP2_BASE (APBPERIPH_BASE + 0x00010210UL)
- #define ADC1_BASE (APBPERIPH_BASE + 0x00012400UL)
- #define ADC_BASE (APBPERIPH_BASE + 0x00012708UL)
- #define TIM1_BASE (APBPERIPH_BASE + 0x00012C00UL)
- #define SPI1_BASE (APBPERIPH_BASE + 0x00013000UL)
- #define USART1_BASE (APBPERIPH_BASE + 0x00013800UL)
- #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800UL)
- /*!< AHB peripherals */
- #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL)
- #define EXTI_BASE (AHBPERIPH_BASE + 0x00001800UL)
- #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL) /*!< FLASH registers base address */
- #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL)
- #define OB_BASE (0x1FFF0080UL) /*!< FLASH Option Bytes base address */
- #define FLASHSIZE_BASE (0x1FFF01FCUL) /*!< FLASH Size register base address */
- #define UID_BASE (0x1FFF0000UL) /*!< Unique device ID register base address */
- #define OTP_BASE (0x1FFF0280UL)
- /*!< IOPORT */
- #define GPIOA_BASE (IOPORT_BASE + 0x00000000UL)
- #define GPIOB_BASE (IOPORT_BASE + 0x00000400UL)
- #define GPIOC_BASE (IOPORT_BASE + 0x00000800UL)
- /**
- * @}
- */
- /** @addtogroup Peripheral_declaration
- * @{
- */
- #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
- #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
- #define I2C1 ((I2C_TypeDef *) I2C_BASE)
- #define I2C ((I2C_TypeDef *) I2C_BASE) /* Kept for legacy purpose */
- #define PWR ((PWR_TypeDef *) PWR_BASE)
- #define LPTIM1 ((LPTIM_TypeDef *) LPTIM_BASE)
- #define LPTIM ((LPTIM_TypeDef *) LPTIM_BASE) /* Kept for legacy purpose */
- #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
- #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
- #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
- #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE)
- #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
- #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
- #define ADC ((ADC_Common_TypeDef *) ADC_BASE) /* Kept for legacy purpose */
- #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
- #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
- #define USART1 ((USART_TypeDef *) USART1_BASE)
- #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
- #define RCC ((RCC_TypeDef *) RCC_BASE)
- #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
- #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
- #define OB ((OB_TypeDef *) OB_BASE)
- #define CRC ((CRC_TypeDef *) CRC_BASE)
- #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
- #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
- #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
- /**
- * @}
- */
- /** @addtogroup Exported_constants
- * @{
- */
- /** @addtogroup Peripheral_Registers_Bits_Definition
- * @{
- */
- /******************************************************************************/
- /* Peripheral Registers Bits Definition */
- /******************************************************************************/
- /******************************************************************************/
- /* */
- /* Analog to Digital Converter (ADC) */
- /* */
- /******************************************************************************/
- /******************** Bits definition for ADC_ISR register ******************/
- #define ADC_ISR_EOSMP_Pos (1U)
- #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
- #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
- #define ADC_ISR_EOC_Pos (2U)
- #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
- #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
- #define ADC_ISR_EOSEQ_Pos (3U)
- #define ADC_ISR_EOSEQ_Msk (0x1UL << ADC_ISR_EOSEQ_Pos) /*!< 0x00000008 */
- #define ADC_ISR_EOSEQ ADC_ISR_EOSEQ_Msk /*!< ADC group regular end of sequence conversions flag */
- #define ADC_ISR_OVR_Pos (4U)
- #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
- #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
- #define ADC_ISR_AWD_Pos (7U)
- #define ADC_ISR_AWD_Msk (0x1UL << ADC_ISR_AWD_Pos) /*!< 0x00000080 */
- #define ADC_ISR_AWD ADC_ISR_AWD_Msk /*!< ADC analog watchdog 1 flag */
- /******************** Bits definition for ADC_IER register ******************/
- #define ADC_IER_EOSMPIE_Pos (1U)
- #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
- #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
- #define ADC_IER_EOCIE_Pos (2U)
- #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
- #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
- #define ADC_IER_EOSEQIE_Pos (3U)
- #define ADC_IER_EOSEQIE_Msk (0x1UL << ADC_IER_EOSEQIE_Pos) /*!< 0x00000008 */
- #define ADC_IER_EOSEQIE ADC_IER_EOSEQIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
- #define ADC_IER_OVRIE_Pos (4U)
- #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
- #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
- #define ADC_IER_AWDIE_Pos (7U)
- #define ADC_IER_AWDIE_Msk (0x1UL << ADC_IER_AWDIE_Pos) /*!< 0x00000080 */
- #define ADC_IER_AWDIE ADC_IER_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */
- /******************** Bits definition for ADC_CR register *******************/
- #define ADC_CR_ADEN_Pos (0U)
- #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
- #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
- #define ADC_CR_ADDIS_Pos (1U)
- #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
- #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disenable */
- #define ADC_CR_ADSTART_Pos (2U)
- #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
- #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
- #define ADC_CR_MSBSEL_Pos (3U)
- #define ADC_CR_MSBSEL_Msk (0x1UL << ADC_CR_MSBSEL_Pos) /*!< 0x00000008 */
- #define ADC_CR_MSBSEL ADC_CR_MSBSEL_Msk /*!< Highest resolution bit conversion time control bit */
- #define ADC_CR_ADSTP_Pos (4U)
- #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
- #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
- #define ADC_CR_VREF_BUFFERE_POS (5U)
- #define ADC_CR_VREF_BUFFERE_MSK (0X1UL << ADC_CR_VREF_BUFFERE_POS) /*!< 0x00000020 */
- #define ADC_CR_VREF_BUFFERE ADC_CR_VREF_BUFFERE_MSK /*!< VrefBuffer enable */
- #define ADC_CR_VREFBUFF_SEL_POS (6U)
- #define ADC_CR_VREFBUFF_SEL_MSK (0X3UL << ADC_CR_VREFBUFF_SEL_POS) /*!< 0x000000C0 */
- #define ADC_CR_VREFBUFF_SEL ADC_CR_VREFBUFF_SEL_MSK /*!< VrefBuffer enable */
- #define ADC_CR_VREFBUFF_SEL_0 (0X1UL << ADC_CR_VREFBUFF_SEL_POS) /*!< 0x00000040 */
- #define ADC_CR_VREFBUFF_SEL_1 (0X2UL << ADC_CR_VREFBUFF_SEL_POS) /*!< 0x00000080 */
- #define ADC_CR_ADCAL_Pos (31U)
- #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
- #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
- /******************* Bits definition for ADC_CFGR1 register *****************/
- #define ADC_CFGR1_SCANDIR_Pos (2U)
- #define ADC_CFGR1_SCANDIR_Msk (0x1UL << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
- #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */
- #define ADC_CFGR1_RESSEL_Pos (3U)
- #define ADC_CFGR1_RESSEL_Msk (0x3UL << ADC_CFGR1_RESSEL_Pos) /*!< 0x00000018 */
- #define ADC_CFGR1_RESSEL ADC_CFGR1_RESSEL_Msk /*!< ADC data resolution */
- #define ADC_CFGR1_RESSEL_0 (0x1UL << ADC_CFGR1_RESSEL_Pos) /*!< 0x00000008 */
- #define ADC_CFGR1_RESSEL_1 (0x2UL << ADC_CFGR1_RESSEL_Pos) /*!< 0x00000010 */
- #define ADC_CFGR1_ALIGN_Pos (5U)
- #define ADC_CFGR1_ALIGN_Msk (0x1UL << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
- #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignement */
- #define ADC_CFGR1_EXTSEL_Pos (6U)
- #define ADC_CFGR1_EXTSEL_Msk (0x7UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */
- #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */
- #define ADC_CFGR1_EXTSEL_0 (0x1UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
- #define ADC_CFGR1_EXTSEL_1 (0x2UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
- #define ADC_CFGR1_EXTSEL_2 (0x4UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
- #define ADC_CFGR1_EXTEN_Pos (10U)
- #define ADC_CFGR1_EXTEN_Msk (0x3UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
- #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */
- #define ADC_CFGR1_EXTEN_0 (0x1UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
- #define ADC_CFGR1_EXTEN_1 (0x2UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
- #define ADC_CFGR1_OVRMOD_Pos (12U)
- #define ADC_CFGR1_OVRMOD_Msk (0x1UL << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
- #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */
- #define ADC_CFGR1_CONT_Pos (13U)
- #define ADC_CFGR1_CONT_Msk (0x1UL << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
- #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */
- #define ADC_CFGR1_WAIT_Pos (14U)
- #define ADC_CFGR1_WAIT_Msk (0x1UL << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */
- #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */
- #define ADC_CFGR1_DISCEN_Pos (16U)
- #define ADC_CFGR1_DISCEN_Msk (0x1UL << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
- #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
- #define ADC_CFGR1_AWDSGL_Pos (22U)
- #define ADC_CFGR1_AWDSGL_Msk (0x1UL << ADC_CFGR1_AWDSGL_Pos) /*!< 0x00400000 */
- #define ADC_CFGR1_AWDSGL ADC_CFGR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
- #define ADC_CFGR1_AWDEN_Pos (23U)
- #define ADC_CFGR1_AWDEN_Msk (0x1UL << ADC_CFGR1_AWDEN_Pos) /*!< 0x00800000 */
- #define ADC_CFGR1_AWDEN ADC_CFGR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
- #define ADC_CFGR1_AWDCH_Pos (26U)
- #define ADC_CFGR1_AWDCH_Msk (0xFUL << ADC_CFGR1_AWDCH_Pos) /*!< 0x2C000000 */
- #define ADC_CFGR1_AWDCH ADC_CFGR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
- #define ADC_CFGR1_AWDCH_0 (0x01UL << ADC_CFGR1_AWDCH_Pos) /*!< 0x04000000 */
- #define ADC_CFGR1_AWDCH_1 (0x02UL << ADC_CFGR1_AWDCH_Pos) /*!< 0x08000000 */
- #define ADC_CFGR1_AWDCH_2 (0x04UL << ADC_CFGR1_AWDCH_Pos) /*!< 0x10000000 */
- #define ADC_CFGR1_AWDCH_3 (0x08UL << ADC_CFGR1_AWDCH_Pos) /*!< 0x20000000 */
- /******************* Bits definition for ADC_CFGR2 register *****************/
- #define ADC_CFGR2_CKMODE_Pos (28U)
- #define ADC_CFGR2_CKMODE_Msk (0xFUL << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */
- #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */
- #define ADC_CFGR2_CKMODE_0 (0x1UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x10000000 */
- #define ADC_CFGR2_CKMODE_1 (0x2UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x20000000 */
- #define ADC_CFGR2_CKMODE_2 (0x4UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */
- #define ADC_CFGR2_CKMODE_3 (0x8UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */
- /****************** Bit definition for ADC_SMPR register ********************/
- #define ADC_SMPR_SMP_Pos (0U)
- #define ADC_SMPR_SMP_Msk (0x7UL << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */
- #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< ADC group of channels sampling time 2 */
- #define ADC_SMPR_SMP_0 (0x1UL << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */
- #define ADC_SMPR_SMP_1 (0x2UL << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */
- #define ADC_SMPR_SMP_2 (0x4UL << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */
- /******************* Bit definition for ADC_TR register ********************/
- #define ADC_TR_LT_Pos (0U)
- #define ADC_TR_LT_Msk (0xFFFUL << ADC_TR_LT_Pos) /*!< 0x00000FFF */
- #define ADC_TR_LT ADC_TR_LT_Msk /*!< ADC analog watchdog 1 threshold low */
- #define ADC_TR_LT_0 (0x001UL << ADC_TR_LT_Pos) /*!< 0x00000001 */
- #define ADC_TR_LT_1 (0x002UL << ADC_TR_LT_Pos) /*!< 0x00000002 */
- #define ADC_TR_LT_2 (0x004UL << ADC_TR_LT_Pos) /*!< 0x00000004 */
- #define ADC_TR_LT_3 (0x008UL << ADC_TR_LT_Pos) /*!< 0x00000008 */
- #define ADC_TR_LT_4 (0x010UL << ADC_TR_LT_Pos) /*!< 0x00000010 */
- #define ADC_TR_LT_5 (0x020UL << ADC_TR_LT_Pos) /*!< 0x00000020 */
- #define ADC_TR_LT_6 (0x040UL << ADC_TR_LT_Pos) /*!< 0x00000040 */
- #define ADC_TR_LT_7 (0x080UL << ADC_TR_LT_Pos) /*!< 0x00000080 */
- #define ADC_TR_LT_8 (0x100UL << ADC_TR_LT_Pos) /*!< 0x00000100 */
- #define ADC_TR_LT_9 (0x200UL << ADC_TR_LT_Pos) /*!< 0x00000200 */
- #define ADC_TR_LT_10 (0x400UL << ADC_TR_LT_Pos) /*!< 0x00000400 */
- #define ADC_TR_LT_11 (0x800UL << ADC_TR_LT_Pos) /*!< 0x00000800 */
- #define ADC_TR_HT_Pos (16U)
- #define ADC_TR_HT_Msk (0xFFFUL << ADC_TR_HT_Pos) /*!< 0x0FFF0000 */
- #define ADC_TR_HT ADC_TR_HT_Msk /*!< ADC Analog watchdog 1 threshold high */
- #define ADC_TR_HT_0 (0x001UL << ADC_TR_HT_Pos) /*!< 0x00010000 */
- #define ADC_TR_HT_1 (0x002UL << ADC_TR_HT_Pos) /*!< 0x00020000 */
- #define ADC_TR_HT_2 (0x004UL << ADC_TR_HT_Pos) /*!< 0x00040000 */
- #define ADC_TR_HT_3 (0x008UL << ADC_TR_HT_Pos) /*!< 0x00080000 */
- #define ADC_TR_HT_4 (0x010UL << ADC_TR_HT_Pos) /*!< 0x00100000 */
- #define ADC_TR_HT_5 (0x020UL << ADC_TR_HT_Pos) /*!< 0x00200000 */
- #define ADC_TR_HT_6 (0x040UL << ADC_TR_HT_Pos) /*!< 0x00400000 */
- #define ADC_TR_HT_7 (0x080UL << ADC_TR_HT_Pos) /*!< 0x00800000 */
- #define ADC_TR_HT_8 (0x100UL << ADC_TR_HT_Pos) /*!< 0x01000000 */
- #define ADC_TR_HT_9 (0x200UL << ADC_TR_HT_Pos) /*!< 0x02000000 */
- #define ADC_TR_HT_10 (0x400UL << ADC_TR_HT_Pos) /*!< 0x04000000 */
- #define ADC_TR_HT_11 (0x800UL << ADC_TR_HT_Pos) /*!< 0x08000000 */
- /****************** Bit definition for ADC_CHSELR register ******************/
- #define ADC_CHSELR_CHSEL_Pos (0U)
- #define ADC_CHSELR_CHSEL_Msk (0x7FFUL << ADC_CHSELR_CHSEL_Pos) /*!< 0x00001BFF */
- #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */
- // #define ADC_CHSELR_CHSEL10_Pos (10U)
- // #define ADC_CHSELR_CHSEL10_Msk (0x1UL << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
- // #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */
- #define ADC_CHSELR_CHSEL9_Pos (9U)
- #define ADC_CHSELR_CHSEL9_Msk (0x1UL << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
- #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */
- #define ADC_CHSELR_CHSEL8_Pos (8U)
- #define ADC_CHSELR_CHSEL8_Msk (0x1UL << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
- #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */
- #define ADC_CHSELR_CHSEL7_Pos (7U)
- #define ADC_CHSELR_CHSEL7_Msk (0x1UL << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
- #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */
- #define ADC_CHSELR_CHSEL6_Pos (6U)
- #define ADC_CHSELR_CHSEL6_Msk (0x1UL << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
- #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */
- #define ADC_CHSELR_CHSEL5_Pos (5U)
- #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
- #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */
- #define ADC_CHSELR_CHSEL4_Pos (4U)
- #define ADC_CHSELR_CHSEL4_Msk (0x1UL << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
- #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */
- #define ADC_CHSELR_CHSEL3_Pos (3U)
- #define ADC_CHSELR_CHSEL3_Msk (0x1UL << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
- #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */
- #define ADC_CHSELR_CHSEL2_Pos (2U)
- #define ADC_CHSELR_CHSEL2_Msk (0x1UL << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
- #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */
- #define ADC_CHSELR_CHSEL1_Pos (1U)
- #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
- #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */
- #define ADC_CHSELR_CHSEL0_Pos (0U)
- #define ADC_CHSELR_CHSEL0_Msk (0x1UL << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
- #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */
- /******************** Bit definition for ADC_DR register ********************/
- #define ADC_DR_DATA_Pos (0U)
- #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
- #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
- #define ADC_DR_DATA_0 (0x0001UL << ADC_DR_DATA_Pos) /*!< 0x00000001 */
- #define ADC_DR_DATA_1 (0x0002UL << ADC_DR_DATA_Pos) /*!< 0x00000002 */
- #define ADC_DR_DATA_2 (0x0004UL << ADC_DR_DATA_Pos) /*!< 0x00000004 */
- #define ADC_DR_DATA_3 (0x0008UL << ADC_DR_DATA_Pos) /*!< 0x00000008 */
- #define ADC_DR_DATA_4 (0x0010UL << ADC_DR_DATA_Pos) /*!< 0x00000010 */
- #define ADC_DR_DATA_5 (0x0020UL << ADC_DR_DATA_Pos) /*!< 0x00000020 */
- #define ADC_DR_DATA_6 (0x0040UL << ADC_DR_DATA_Pos) /*!< 0x00000040 */
- #define ADC_DR_DATA_7 (0x0080UL << ADC_DR_DATA_Pos) /*!< 0x00000080 */
- #define ADC_DR_DATA_8 (0x0100UL << ADC_DR_DATA_Pos) /*!< 0x00000100 */
- #define ADC_DR_DATA_9 (0x0200UL << ADC_DR_DATA_Pos) /*!< 0x00000200 */
- #define ADC_DR_DATA_10 (0x0400UL << ADC_DR_DATA_Pos) /*!< 0x00000400 */
- #define ADC_DR_DATA_11 (0x0800UL << ADC_DR_DATA_Pos) /*!< 0x00000800 */
- #define ADC_DR_DATA_12 (0x1000UL << ADC_DR_DATA_Pos) /*!< 0x00001000 */
- #define ADC_DR_DATA_13 (0x2000UL << ADC_DR_DATA_Pos) /*!< 0x00002000 */
- #define ADC_DR_DATA_14 (0x4000UL << ADC_DR_DATA_Pos) /*!< 0x00004000 */
- #define ADC_DR_DATA_15 (0x8000UL << ADC_DR_DATA_Pos) /*!< 0x00008000 */
- /******************** Bit definition for ADC_CCSR register ********************/
- #define ADC_CCSR_CALSEL_Pos (11U)
- #define ADC_CCSR_CALSEL_Msk (0x1UL << ADC_CCSR_CALSEL_Pos) /*!< 0x00000800 */
- #define ADC_CCSR_CALSEL ADC_CCSR_CALSEL_Msk /*!< ADC calibration context selection */
- #define ADC_CCSR_CALSMP_Pos (12U)
- #define ADC_CCSR_CALSMP_Msk (0x3UL << ADC_CCSR_CALSMP_Pos) /*!< 0x00003000 */
- #define ADC_CCSR_CALSMP ADC_CCSR_CALSMP_Msk /*!< ADC calibration sample time selection */
- #define ADC_CCSR_CALSMP_0 (0x1UL << ADC_CCSR_CALSMP_Pos) /*!< 0x00001000 */
- #define ADC_CCSR_CALSMP_1 (0x2UL << ADC_CCSR_CALSMP_Pos) /*!< 0x00002000 */
- #define ADC_CCSR_CALBYP_Pos (14U)
- #define ADC_CCSR_CALBYP_Msk (0x1UL << ADC_CCSR_CALBYP_Pos) /*!< 0x00004000 */
- #define ADC_CCSR_CALBYP ADC_CCSR_CALBYP_Msk /*!< ADC Calibration factor bypass */
- #define ADC_CCSR_CALSET_Pos (15U)
- #define ADC_CCSR_CALSET_Msk (0x1UL << ADC_CCSR_CALSET_Pos) /*!< 0x00008000 */
- #define ADC_CCSR_CALSET ADC_CCSR_CALSET_Msk /*!< ADC Calibration factor selection */
- #define ADC_CCSR_OFFSUC_Pos (29U)
- #define ADC_CCSR_OFFSUC_Msk (0x1UL << ADC_CCSR_OFFSUC_Pos) /*!< 0x20000000 */
- #define ADC_CCSR_OFFSUC ADC_CCSR_OFFSUC_Msk /*!< Offset Indicates the calibration status bit */
- #define ADC_CCSR_CAPSUC_Pos (30U)
- #define ADC_CCSR_CAPSUC_Msk (0x1UL << ADC_CCSR_CAPSUC_Pos) /*!< 0x40000000 */
- #define ADC_CCSR_CAPSUC ADC_CCSR_CAPSUC_Msk /*!< ADC capacitance calibration flag bit */
- #define ADC_CCSR_CALON_Pos (31U)
- #define ADC_CCSR_CALON_Msk (0x1UL << ADC_CCSR_CALON_Pos) /*!< 0x80000000 */
- #define ADC_CCSR_CALON ADC_CCSR_CALON_Msk /*!< ADC calibration flag */
- /************************* ADC Common registers *****************************/
- /******************* Bit definition for ADC_CCR register ********************/
- #define ADC_CCR_VREFEN_Pos (22U)
- #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
- #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
- #define ADC_CCR_TSEN_Pos (23U)
- #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
- #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */
- /******************************************************************************/
- /* */
- /* CRC calculation unit (CRC) */
- /* */
- /******************************************************************************/
- /******************* Bit definition for CRC_DR register *********************/
- #define CRC_DR_DR_Pos (0U)
- #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
- #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
- /******************* Bit definition for CRC_IDR register ********************/
- #define CRC_IDR_IDR_Pos (0U)
- #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */
- #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
- /******************** Bit definition for CRC_CR register ********************/
- #define CRC_CR_RESET_Pos (0U)
- #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
- #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
- /******************************************************************************/
- /* */
- /* Debug MCU (DBGMCU) */
- /* */
- /******************************************************************************/
- /******************** Bit definition for DBG_IDCODE register *************/
- #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
- #define DBGMCU_IDCODE_DEV_ID_Msk (0x1UL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000001 */
- #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
- #define DBGMCU_IDCODE_REV_ID_Pos (16U)
- #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFFFFFF */
- #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
- /******************** Bit definition for DBGMCU_CR register *****************/
- #define DBGMCU_CR_DBG_STOP_Pos (1U)
- #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
- #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
- /******************** Bit definition for DBGMCU_APB_FZ1 register ***********/
- #define DBGMCU_APB_FZ1_DBG_IWDG_STOP_Pos (12U)
- #define DBGMCU_APB_FZ1_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB_FZ1_DBG_IWDG_STOP_Pos) /*!< 0x00004000 */
- #define DBGMCU_APB_FZ1_DBG_IWDG_STOP DBGMCU_APB_FZ1_DBG_IWDG_STOP_Msk
- #define DBGMCU_APB_FZ1_DBG_I2C1_STOP_Pos (21U)
- #define DBGMCU_APB_FZ1_DBG_I2C1_STOP_Msk (0x1UL << DBGMCU_APB_FZ1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
- #define DBGMCU_APB_FZ1_DBG_I2C1_STOP DBGMCU_APB_FZ1_DBG_I2C1_STOP_Msk
- #define DBGMCU_APB_FZ1_DBG_LPTIM_STOP_Pos (31U)
- #define DBGMCU_APB_FZ1_DBG_LPTIM_STOP_Msk (0x1UL << DBGMCU_APB_FZ1_DBG_LPTIM_STOP_Pos) /*!< 0x00001000 */
- #define DBGMCU_APB_FZ1_DBG_LPTIM_STOP DBGMCU_APB_FZ1_DBG_LPTIM_STOP_Msk
- /******************** Bit definition for DBGMCU_APB_FZ2 register ************/
- #define DBGMCU_APB_FZ2_DBG_TIM1_STOP_Pos (11U)
- #define DBGMCU_APB_FZ2_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB_FZ2_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */
- #define DBGMCU_APB_FZ2_DBG_TIM1_STOP DBGMCU_APB_FZ2_DBG_TIM1_STOP_Msk
- #define DBGMCU_APB_FZ2_DBG_TIM14_STOP_Pos (15U)
- #define DBGMCU_APB_FZ2_DBG_TIM14_STOP_Msk (0x1UL << DBGMCU_APB_FZ2_DBG_TIM14_STOP_Pos) /*!< 0x00008000 */
- #define DBGMCU_APB_FZ2_DBG_TIM14_STOP DBGMCU_APB_FZ2_DBG_TIM14_STOP_Msk
- /******************************************************************************/
- /* */
- /* External Interrupt/Event Controller (EXTI) */
- /* */
- /******************************************************************************/
- /****************** Bit definition for EXTI_RTSR register ******************/
- #define EXTI_RTSR_RT0_Pos (0U)
- #define EXTI_RTSR_RT0_Msk (0x1UL << EXTI_RTSR_RT0_Pos) /*!< 0x00000001 */
- #define EXTI_RTSR_RT0 EXTI_RTSR_RT0_Msk /*!< Rising trigger configuration for input line 0 */
- #define EXTI_RTSR_RT1_Pos (1U)
- #define EXTI_RTSR_RT1_Msk (0x1UL << EXTI_RTSR_RT1_Pos) /*!< 0x00000002 */
- #define EXTI_RTSR_RT1 EXTI_RTSR_RT1_Msk /*!< Rising trigger configuration for input line 1 */
- #define EXTI_RTSR_RT2_Pos (2U)
- #define EXTI_RTSR_RT2_Msk (0x1UL << EXTI_RTSR_RT2_Pos) /*!< 0x00000004 */
- #define EXTI_RTSR_RT2 EXTI_RTSR_RT2_Msk /*!< Rising trigger configuration for input line 2 */
- #define EXTI_RTSR_RT3_Pos (3U)
- #define EXTI_RTSR_RT3_Msk (0x1UL << EXTI_RTSR_RT3_Pos) /*!< 0x00000008 */
- #define EXTI_RTSR_RT3 EXTI_RTSR_RT3_Msk /*!< Rising trigger configuration for input line 3 */
- #define EXTI_RTSR_RT4_Pos (4U)
- #define EXTI_RTSR_RT4_Msk (0x1UL << EXTI_RTSR_RT4_Pos) /*!< 0x00000010 */
- #define EXTI_RTSR_RT4 EXTI_RTSR_RT4_Msk /*!< Rising trigger configuration for input line 4 */
- #define EXTI_RTSR_RT5_Pos (5U)
- #define EXTI_RTSR_RT5_Msk (0x1UL << EXTI_RTSR_RT5_Pos) /*!< 0x00000020 */
- #define EXTI_RTSR_RT5 EXTI_RTSR_RT5_Msk /*!< Rising trigger configuration for input line 5 */
- #define EXTI_RTSR_RT6_Pos (6U)
- #define EXTI_RTSR_RT6_Msk (0x1UL << EXTI_RTSR_RT6_Pos) /*!< 0x00000040 */
- #define EXTI_RTSR_RT6 EXTI_RTSR_RT6_Msk /*!< Rising trigger configuration for input line 6 */
- #define EXTI_RTSR_RT7_Pos (7U)
- #define EXTI_RTSR_RT7_Msk (0x1UL << EXTI_RTSR_RT7_Pos) /*!< 0x00000080 */
- #define EXTI_RTSR_RT7 EXTI_RTSR_RT7_Msk /*!< Rising trigger configuration for input line 7 */
- #define EXTI_RTSR_RT17_Pos (17U)
- #define EXTI_RTSR_RT17_Msk (0x1UL << EXTI_RTSR_RT17_Pos) /*!< 0x00020000 */
- #define EXTI_RTSR_RT17 EXTI_RTSR_RT17_Msk /*!< Rising trigger configuration for input line 17 */
- #define EXTI_RTSR_RT18_Pos (18U)
- #define EXTI_RTSR_RT18_Msk (0x1UL << EXTI_RTSR_RT18_Pos) /*!< 0x00040000 */
- #define EXTI_RTSR_RT18 EXTI_RTSR_RT18_Msk /*!< Rising trigger configuration for input line 18 */
- /****************** Bit definition for EXTI_FTSR register ******************/
- #define EXTI_FTSR_FT0_Pos (0U)
- #define EXTI_FTSR_FT0_Msk (0x1UL << EXTI_FTSR_FT0_Pos) /*!< 0x00000001 */
- #define EXTI_FTSR_FT0 EXTI_FTSR_FT0_Msk /*!< Falling trigger configuration for input line 0 */
- #define EXTI_FTSR_FT1_Pos (1U)
- #define EXTI_FTSR_FT1_Msk (0x1UL << EXTI_FTSR_FT1_Pos) /*!< 0x00000002 */
- #define EXTI_FTSR_FT1 EXTI_FTSR_FT1_Msk /*!< Falling trigger configuration for input line 1 */
- #define EXTI_FTSR_FT2_Pos (2U)
- #define EXTI_FTSR_FT2_Msk (0x1UL << EXTI_FTSR_FT2_Pos) /*!< 0x00000004 */
- #define EXTI_FTSR_FT2 EXTI_FTSR_FT2_Msk /*!< Falling trigger configuration for input line 2 */
- #define EXTI_FTSR_FT3_Pos (3U)
- #define EXTI_FTSR_FT3_Msk (0x1UL << EXTI_FTSR_FT3_Pos) /*!< 0x00000008 */
- #define EXTI_FTSR_FT3 EXTI_FTSR_FT3_Msk /*!< Falling trigger configuration for input line 3 */
- #define EXTI_FTSR_FT4_Pos (4U)
- #define EXTI_FTSR_FT4_Msk (0x1UL << EXTI_FTSR_FT4_Pos) /*!< 0x00000010 */
- #define EXTI_FTSR_FT4 EXTI_FTSR_FT4_Msk /*!< Falling trigger configuration for input line 4 */
- #define EXTI_FTSR_FT5_Pos (5U)
- #define EXTI_FTSR_FT5_Msk (0x1UL << EXTI_FTSR_FT5_Pos) /*!< 0x00000020 */
- #define EXTI_FTSR_FT5 EXTI_FTSR_FT5_Msk /*!< Falling trigger configuration for input line 5 */
- #define EXTI_FTSR_FT6_Pos (6U)
- #define EXTI_FTSR_FT6_Msk (0x1UL << EXTI_FTSR_FT6_Pos) /*!< 0x00000040 */
- #define EXTI_FTSR_FT6 EXTI_FTSR_FT6_Msk /*!< Falling trigger configuration for input line 6 */
- #define EXTI_FTSR_FT7_Pos (7U)
- #define EXTI_FTSR_FT7_Msk (0x1UL << EXTI_FTSR_FT7_Pos) /*!< 0x00000080 */
- #define EXTI_FTSR_FT7 EXTI_FTSR_FT7_Msk /*!< Falling trigger configuration for input line 7 */
- #define EXTI_FTSR_FT17_Pos (17U)
- #define EXTI_FTSR_FT17_Msk (0x1UL << EXTI_FTSR_FT17_Pos) /*!< 0x00020000 */
- #define EXTI_FTSR_FT17 EXTI_FTSR_FT17_Msk /*!< Falling trigger configuration for input line 17 */
- #define EXTI_FTSR_FT18_Pos (18U)
- #define EXTI_FTSR_FT18_Msk (0x1UL << EXTI_FTSR_FT18_Pos) /*!< 0x00040000 */
- #define EXTI_FTSR_FT18 EXTI_FTSR_FT18_Msk /*!< Falling trigger configuration for input line 18 */
- /****************** Bit definition for EXTI_SWIER register *****************/
- #define EXTI_SWIER_SWI0_Pos (0U)
- #define EXTI_SWIER_SWI0_Msk (0x1UL << EXTI_SWIER_SWI0_Pos) /*!< 0x00000001 */
- #define EXTI_SWIER_SWI0 EXTI_SWIER_SWI0_Msk /*!< Software Interrupt on line 0 */
- #define EXTI_SWIER_SWI1_Pos (1U)
- #define EXTI_SWIER_SWI1_Msk (0x1UL << EXTI_SWIER_SWI1_Pos) /*!< 0x00000002 */
- #define EXTI_SWIER_SWI1 EXTI_SWIER_SWI1_Msk /*!< Software Interrupt on line 1 */
- #define EXTI_SWIER_SWI2_Pos (2U)
- #define EXTI_SWIER_SWI2_Msk (0x1UL << EXTI_SWIER_SWI2_Pos) /*!< 0x00000004 */
- #define EXTI_SWIER_SWI2 EXTI_SWIER_SWI2_Msk /*!< Software Interrupt on line 2 */
- #define EXTI_SWIER_SWI3_Pos (3U)
- #define EXTI_SWIER_SWI3_Msk (0x1UL << EXTI_SWIER_SWI3_Pos) /*!< 0x00000008 */
- #define EXTI_SWIER_SWI3 EXTI_SWIER_SWI3_Msk /*!< Software Interrupt on line 3 */
- #define EXTI_SWIER_SWI4_Pos (4U)
- #define EXTI_SWIER_SWI4_Msk (0x1UL << EXTI_SWIER_SWI4_Pos) /*!< 0x00000010 */
- #define EXTI_SWIER_SWI4 EXTI_SWIER_SWI4_Msk /*!< Software Interrupt on line 4 */
- #define EXTI_SWIER_SWI5_Pos (5U)
- #define EXTI_SWIER_SWI5_Msk (0x1UL << EXTI_SWIER_SWI5_Pos) /*!< 0x00000020 */
- #define EXTI_SWIER_SWI5 EXTI_SWIER_SWI5_Msk /*!< Software Interrupt on line 5 */
- #define EXTI_SWIER_SWI6_Pos (6U)
- #define EXTI_SWIER_SWI6_Msk (0x1UL << EXTI_SWIER_SWI6_Pos) /*!< 0x00000040 */
- #define EXTI_SWIER_SWI6 EXTI_SWIER_SWI6_Msk /*!< Software Interrupt on line 6 */
- #define EXTI_SWIER_SWI7_Pos (7U)
- #define EXTI_SWIER_SWI7_Msk (0x1UL << EXTI_SWIER_SWI7_Pos) /*!< 0x00000080 */
- #define EXTI_SWIER_SWI7 EXTI_SWIER_SWI7_Msk /*!< Software Interrupt on line 7 */
- #define EXTI_SWIER_SWI17_Pos (17U)
- #define EXTI_SWIER_SWI17_Msk (0x1UL << EXTI_SWIER_SWI17_Pos) /*!< 0x00020000 */
- #define EXTI_SWIER_SWI17 EXTI_SWIER_SWI17_Msk /*!< Software Interrupt on line 17 */
- #define EXTI_SWIER_SWI18_Pos (18U)
- #define EXTI_SWIER_SWI18_Msk (0x1UL << EXTI_SWIER_SWI18_Pos) /*!< 0x00040000 */
- #define EXTI_SWIER_SWI18 EXTI_SWIER_SWI18_Msk /*!< Software Interrupt on line 18 */
- /******************* Bit definition for EXTI_PR register ******************/
- #define EXTI_PR_PR0_Pos (0U)
- #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
- #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Rising Pending Interrupt Flag on line 0 */
- #define EXTI_PR_PR1_Pos (1U)
- #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
- #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Rising Pending Interrupt Flag on line 1 */
- #define EXTI_PR_PR2_Pos (2U)
- #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
- #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Rising Pending Interrupt Flag on line 2 */
- #define EXTI_PR_PR3_Pos (3U)
- #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
- #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Rising Pending Interrupt Flag on line 3 */
- #define EXTI_PR_PR4_Pos (4U)
- #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos ) /*!< 0x00000010 */
- #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Rising Pending Interrupt Flag on line 4 */
- #define EXTI_PR_PR5_Pos (5U)
- #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos ) /*!< 0x00000020 */
- #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Rising Pending Interrupt Flag on line 5 */
- #define EXTI_PR_PR6_Pos (6U)
- #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
- #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Rising Pending Interrupt Flag on line 6 */
- #define EXTI_PR_PR7_Pos (7U)
- #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
- #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Rising Pending Interrupt Flag on line 7 */
- #define EXTI_PR_PR17_Pos (17U)
- #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
- #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Rising Pending Interrupt Flag on line 17 */
- #define EXTI_PR_PR18_Pos (18U)
- #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00080000 */
- #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Rising Pending Interrupt Flag on line 18 */
- /***************** Bit definition for EXTI_EXTICR1 register **************/
- #define EXTI_EXTICR1_EXTI0_Pos (0U)
- #define EXTI_EXTICR1_EXTI0_Msk (0x3UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000003 */
- #define EXTI_EXTICR1_EXTI0 EXTI_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
- #define EXTI_EXTICR1_EXTI0_0 (0x1UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000001 */
- #define EXTI_EXTICR1_EXTI0_1 (0x2UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000002 */
- #define EXTI_EXTICR1_EXTI1_Pos (8U)
- #define EXTI_EXTICR1_EXTI1_Msk (0x3UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000300 */
- #define EXTI_EXTICR1_EXTI1 EXTI_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
- #define EXTI_EXTICR1_EXTI1_0 (0x1UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000100 */
- #define EXTI_EXTICR1_EXTI1_1 (0x2UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000200 */
- #define EXTI_EXTICR1_EXTI2_Pos (16U)
- #define EXTI_EXTICR1_EXTI2_Msk (0x3UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00030000 */
- #define EXTI_EXTICR1_EXTI2 EXTI_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
- #define EXTI_EXTICR1_EXTI2_0 (0x1UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00010000 */
- #define EXTI_EXTICR1_EXTI2_1 (0x2UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00020000 */
- #define EXTI_EXTICR1_EXTI3_Pos (24U)
- #define EXTI_EXTICR1_EXTI3_Msk (0x3UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x03000000 */
- #define EXTI_EXTICR1_EXTI3 EXTI_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
- #define EXTI_EXTICR1_EXTI3_0 (0x1UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x01000000 */
- #define EXTI_EXTICR1_EXTI3_1 (0x2UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x02000000 */
- /***************** Bit definition for EXTI_EXTICR2 register **************/
- #define EXTI_EXTICR2_EXTI4_Pos (0U)
- #define EXTI_EXTICR2_EXTI4_Msk (0x3UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000003 */
- #define EXTI_EXTICR2_EXTI4 EXTI_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
- #define EXTI_EXTICR2_EXTI4_0 (0x1UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000001 */
- #define EXTI_EXTICR2_EXTI4_1 (0x2UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000002 */
- #define EXTI_EXTICR2_EXTI5_Pos (8U)
- #define EXTI_EXTICR2_EXTI5_Msk (0x1UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000100 */
- #define EXTI_EXTICR2_EXTI5 EXTI_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
- #define EXTI_EXTICR2_EXTI6_Pos (16U)
- #define EXTI_EXTICR2_EXTI6_Msk (0x1UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00010000 */
- #define EXTI_EXTICR2_EXTI6 EXTI_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
- #define EXTI_EXTICR2_EXTI7_Pos (24U)
- #define EXTI_EXTICR2_EXTI7_Msk (0x1UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x01000000 */
- #define EXTI_EXTICR2_EXTI7 EXTI_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
- /******************* Bit definition for EXTI_IMR1 register ******************/
- #define EXTI_IMR_IM_Pos (0U)
- #define EXTI_IMR_IM_Msk (0x200600FFUL << EXTI_IMR_IM_Pos) /*!< 0x200600FF */
- #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
- #define EXTI_IMR_IM0_Pos (0U)
- #define EXTI_IMR_IM0_Msk (0x1UL << EXTI_IMR_IM0_Pos) /*!< 0x00000001 */
- #define EXTI_IMR_IM0 EXTI_IMR_IM0_Msk /*!< Interrupt Mask on line 0 */
- #define EXTI_IMR_IM1_Pos (1U)
- #define EXTI_IMR_IM1_Msk (0x1UL << EXTI_IMR_IM1_Pos) /*!< 0x00000002 */
- #define EXTI_IMR_IM1 EXTI_IMR_IM1_Msk /*!< Interrupt Mask on line 1 */
- #define EXTI_IMR_IM2_Pos (2U)
- #define EXTI_IMR_IM2_Msk (0x1UL << EXTI_IMR_IM2_Pos) /*!< 0x00000004 */
- #define EXTI_IMR_IM2 EXTI_IMR_IM2_Msk /*!< Interrupt Mask on line 2 */
- #define EXTI_IMR_IM3_Pos (3U)
- #define EXTI_IMR_IM3_Msk (0x1UL << EXTI_IMR_IM3_Pos) /*!< 0x00000008 */
- #define EXTI_IMR_IM3 EXTI_IMR_IM3_Msk /*!< Interrupt Mask on line 3 */
- #define EXTI_IMR_IM4_Pos (4U)
- #define EXTI_IMR_IM4_Msk (0x1UL << EXTI_IMR_IM4_Pos) /*!< 0x00000010 */
- #define EXTI_IMR_IM4 EXTI_IMR_IM4_Msk /*!< Interrupt Mask on line 4 */
- #define EXTI_IMR_IM5_Pos (5U)
- #define EXTI_IMR_IM5_Msk (0x1UL << EXTI_IMR_IM5_Pos) /*!< 0x00000020 */
- #define EXTI_IMR_IM5 EXTI_IMR_IM5_Msk /*!< Interrupt Mask on line 5 */
- #define EXTI_IMR_IM6_Pos (6U)
- #define EXTI_IMR_IM6_Msk (0x1UL << EXTI_IMR_IM6_Pos) /*!< 0x00000040 */
- #define EXTI_IMR_IM6 EXTI_IMR_IM6_Msk /*!< Interrupt Mask on line 6 */
- #define EXTI_IMR_IM7_Pos (7U)
- #define EXTI_IMR_IM7_Msk (0x1UL << EXTI_IMR_IM7_Pos) /*!< 0x00000080 */
- #define EXTI_IMR_IM7 EXTI_IMR_IM7_Msk /*!< Interrupt Mask on line 7 */
- #define EXTI_IMR_IM17_Pos (17U)
- #define EXTI_IMR_IM17_Msk (0x1UL << EXTI_IMR_IM17_Pos) /*!< 0x00020000 */
- #define EXTI_IMR_IM17 EXTI_IMR_IM17_Msk /*!< Interrupt Mask on line 17 */
- #define EXTI_IMR_IM18_Pos (18U)
- #define EXTI_IMR_IM18_Msk (0x1UL << EXTI_IMR_IM18_Pos) /*!< 0x00040000 */
- #define EXTI_IMR_IM18 EXTI_IMR_IM18_Msk /*!< Interrupt Mask on line 18 */
- #define EXTI_IMR_IM29_Pos (29U)
- #define EXTI_IMR_IM29_Msk (0x1UL << EXTI_IMR_IM29_Pos) /*!< 0x20000000 */
- #define EXTI_IMR_IM29 EXTI_IMR_IM29_Msk /*!< Interrupt Mask on line 29 */
- /******************* Bit definition for EXTI_EMR1 register ******************/
- #define EXTI_EMR_EM_Pos (0U)
- #define EXTI_EMR_EM_Msk (0x200600FFUL << EXTI_EMR_EM_Pos) /*!< 0x200600FF */
- #define EXTI_EMR_EM EXTI_EMR_EM_Msk /*!< Event Mask All */
- #define EXTI_EMR_EM0_Pos (0U)
- #define EXTI_EMR_EM0_Msk (0x1UL << EXTI_EMR_EM0_Pos) /*!< 0x00000001 */
- #define EXTI_EMR_EM0 EXTI_EMR_EM0_Msk /*!< Event Mask on line 0 */
- #define EXTI_EMR_EM1_Pos (1U)
- #define EXTI_EMR_EM1_Msk (0x1UL << EXTI_EMR_EM1_Pos) /*!< 0x00000002 */
- #define EXTI_EMR_EM1 EXTI_EMR_EM1_Msk /*!< Event Mask on line 1 */
- #define EXTI_EMR_EM2_Pos (2U)
- #define EXTI_EMR_EM2_Msk (0x1UL << EXTI_EMR_EM2_Pos) /*!< 0x00000004 */
- #define EXTI_EMR_EM2 EXTI_EMR_EM2_Msk /*!< Event Mask on line 2 */
- #define EXTI_EMR_EM3_Pos (3U)
- #define EXTI_EMR_EM3_Msk (0x1UL << EXTI_EMR_EM3_Pos) /*!< 0x00000008 */
- #define EXTI_EMR_EM3 EXTI_EMR_EM3_Msk /*!< Event Mask on line 3 */
- #define EXTI_EMR_EM4_Pos (4U)
- #define EXTI_EMR_EM4_Msk (0x1UL << EXTI_EMR_EM4_Pos) /*!< 0x00000010 */
- #define EXTI_EMR_EM4 EXTI_EMR_EM4_Msk /*!< Event Mask on line 4 */
- #define EXTI_EMR_EM5_Pos (5U)
- #define EXTI_EMR_EM5_Msk (0x1UL << EXTI_EMR_EM5_Pos) /*!< 0x00000020 */
- #define EXTI_EMR_EM5 EXTI_EMR_EM5_Msk /*!< Event Mask on line 5 */
- #define EXTI_EMR_EM6_Pos (6U)
- #define EXTI_EMR_EM6_Msk (0x1UL << EXTI_EMR_EM6_Pos) /*!< 0x00000040 */
- #define EXTI_EMR_EM6 EXTI_EMR_EM6_Msk /*!< Event Mask on line 6 */
- #define EXTI_EMR_EM7_Pos (7U)
- #define EXTI_EMR_EM7_Msk (0x1UL << EXTI_EMR_EM7_Pos) /*!< 0x00000080 */
- #define EXTI_EMR_EM7 EXTI_EMR_EM7_Msk /*!< Event Mask on line 7 */
- #define EXTI_EMR_EM17_Pos (17U)
- #define EXTI_EMR_EM17_Msk (0x1UL << EXTI_EMR_EM17_Pos) /*!< 0x00020000 */
- #define EXTI_EMR_EM17 EXTI_EMR_EM17_Msk /*!< Event Mask on line 17 */
- #define EXTI_EMR_EM18_Pos (18U)
- #define EXTI_EMR_EM18_Msk (0x1UL << EXTI_EMR_EM18_Pos) /*!< 0x00040000 */
- #define EXTI_EMR_EM18 EXTI_EMR_EM18_Msk /*!< Event Mask on line 18 */
- #define EXTI_EMR_EM29_Pos (29U)
- #define EXTI_EMR_EM29_Msk (0x1UL << EXTI_EMR_EM29_Pos) /*!< 0x20000000 */
- #define EXTI_EMR_EM29 EXTI_EMR_EM29_Msk /*!< Event Mask on line 29 */
- /******************************************************************************/
- /* */
- /* FLASH and Option Bytes Registers */
- /* */
- /******************************************************************************/
- #define GPIO_NRST_CONFIG_SUPPORT /*!< GPIO feature available only on specific devices: Configure NRST pin */
- #define FLASH_SECURABLE_MEMORY_SUPPORT /*!< Flash feature available only on specific devices: allow to secure memory */
- #define FLASH_PCROP_SUPPORT /*!< Flash feature available only on specific devices: proprietary code read protection areas selected by option */
- /******************* Bits definition for FLASH_ACR register *****************/
- #define FLASH_ACR_LATENCY_Pos (0U)
- #define FLASH_ACR_LATENCY_Msk (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
- #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
- /****************** Bit definition for FLASH_KEYR register ******************/
- #define FLASH_KEYR_KEY_Pos (0U)
- #define FLASH_KEYR_KEY_Msk (0xFFFFFFFFUL << FLASH_KEYR_KEY_Pos) /*!< 0xFFFFFFFF */
- #define FLASH_KEYR_KEY FLASH_KEYR_KEY_Msk /*!< FPEC Key */
- /***************** Bit definition for FLASH_OPTKEYR register ****************/
- #define FLASH_OPTKEYR_OPTKEY_Pos (0U)
- #define FLASH_OPTKEYR_OPTKEY_Msk (0xFFFFFFFFUL << FLASH_OPTKEYR_OPTKEY_Pos) /*!< 0xFFFFFFFF */
- #define FLASH_OPTKEYR_OPTKEY FLASH_OPTKEYR_OPTKEY_Msk /*!< Option Byte Key */
- /****************** FLASH Keys **********************************************/
- #define FLASH_KEY1_Pos (0U)
- #define FLASH_KEY1_Msk (0x45670123UL << FLASH_KEY1_Pos) /*!< 0x45670123 */
- #define FLASH_KEY1 FLASH_KEY1_Msk /*!< Flash program erase key1 */
- #define FLASH_KEY2_Pos (0U)
- #define FLASH_KEY2_Msk (0xCDEF89ABUL << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */
- #define FLASH_KEY2 FLASH_KEY2_Msk /*!< Flash program erase key2: used with FLASH_PEKEY1
- to unlock the write access to the FPEC. */
- #define FLASH_OPTKEY1_Pos (0U)
- #define FLASH_OPTKEY1_Msk (0x08192A3BUL << FLASH_OPTKEY1_Pos) /*!< 0x08192A3B */
- #define FLASH_OPTKEY1 FLASH_OPTKEY1_Msk /*!< Flash option key1 */
- #define FLASH_OPTKEY2_Pos (0U)
- #define FLASH_OPTKEY2_Msk (0x4C5D6E7FUL << FLASH_OPTKEY2_Pos) /*!< 0x4C5D6E7F */
- #define FLASH_OPTKEY2 FLASH_OPTKEY2_Msk /*!< Flash option key2: used with FLASH_OPTKEY1 to
- unlock the write access to the option byte block */
- /******************* Bits definition for FLASH_SR register ******************/
- #define FLASH_SR_EOP_Pos (0U)
- #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
- #define FLASH_SR_EOP FLASH_SR_EOP_Msk
- #define FLASH_SR_WRPERR_Pos (4U)
- #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
- #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
- #define FLASH_SR_OPTVERR_Pos (15U)
- #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */
- #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk
- #define FLASH_SR_BSY_Pos (16U)
- #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
- #define FLASH_SR_BSY FLASH_SR_BSY_Msk
- /******************* Bits definition for FLASH_CR register ******************/
- #define FLASH_CR_PG_Pos (0U)
- #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */
- #define FLASH_CR_PG FLASH_CR_PG_Msk
- #define FLASH_CR_PER_Pos (1U)
- #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */
- #define FLASH_CR_PER FLASH_CR_PER_Msk
- #define FLASH_CR_MER_Pos (2U)
- #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */
- #define FLASH_CR_MER FLASH_CR_MER_Msk
- #define FLASH_CR_SER_Pos (11U)
- #define FLASH_CR_SER_Msk (0x1UL << FLASH_CR_SER_Pos) /*!< 0x00000800 */
- #define FLASH_CR_SER FLASH_CR_SER_Msk
- #define FLASH_CR_OPTSTRT_Pos (17U)
- #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */
- #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk
- #define FLASH_CR_PGSTRT_Pos (19U)
- #define FLASH_CR_PGSTRT_Msk (0x1UL << FLASH_CR_PGSTRT_Pos) /*!< 0x00080000 */
- #define FLASH_CR_PGSTRT FLASH_CR_PGSTRT_Msk
- #define FLASH_CR_EOPIE_Pos (24U)
- #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
- #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
- #define FLASH_CR_ERRIE_Pos (25U)
- #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
- #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
- #define FLASH_CR_OBL_LAUNCH_Pos (27U)
- #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
- #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk
- #define FLASH_CR_OPTLOCK_Pos (30U)
- #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */
- #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk
- #define FLASH_CR_LOCK_Pos (31U)
- #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
- #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
- /******************* Bits definition for FLASH_OPTR register ****************/
- #define FLASH_OPTR_BOR_EN_Pos (8U)
- #define FLASH_OPTR_BOR_EN_Msk (0x1UL << FLASH_OPTR_BOR_EN_Pos) /*!< 0x00000100 */
- #define FLASH_OPTR_BOR_EN FLASH_OPTR_BOR_EN_Msk
- #define FLASH_OPTR_BOR_LEV_Pos (9U)
- #define FLASH_OPTR_BOR_LEV_Msk (0x7UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000E00 */
- #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk
- #define FLASH_OPTR_BOR_LEV_0 (0x1UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */
- #define FLASH_OPTR_BOR_LEV_1 (0x2UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */
- #define FLASH_OPTR_BOR_LEV_2 (0x4UL << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000800 */
- #define FLASH_OPTR_IWDG_SW_Pos (12U)
- #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
- #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk
- #define FLASH_OPTR_SWD_MODE_Pos (13U)
- #define FLASH_OPTR_SWD_MODE_Msk (0x1UL << FLASH_OPTR_SWD_MODE_Pos) /*!< 0x00020000 */
- #define FLASH_OPTR_SWD_MODE FLASH_OPTR_SWD_MODE_Msk
- #define FLASH_OPTR_NRST_MODE_Pos (14U)
- #define FLASH_OPTR_NRST_MODE_Msk (0x1UL << FLASH_OPTR_NRST_MODE_Pos) /*!< 0x08000000 */
- #define FLASH_OPTR_NRST_MODE FLASH_OPTR_NRST_MODE_Msk
- #define FLASH_OPTR_IWDG_STOP_Pos (15U)
- #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x02000000 */
- #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk
- /******************* Bits definition for FLASH_SDKR register ****************/
- #define FLASH_SDKR_SDK_STRT_Pos (0U)
- #define FLASH_SDKR_SDK_STRT_Msk (0xFUL << FLASH_SDKR_SDK_STRT_Pos)
- #define FLASH_SDKR_SDK_STRT FLASH_SDKR_SDK_STRT_Msk
- #define FLASH_SDKR_SDK_STRT_0 (0x01UL << FLASH_SDKR_SDK_STRT_Pos)
- #define FLASH_SDKR_SDK_STRT_1 (0x02UL << FLASH_SDKR_SDK_STRT_Pos)
- #define FLASH_SDKR_SDK_STRT_2 (0x04UL << FLASH_SDKR_SDK_STRT_Pos)
- #define FLASH_SDKR_SDK_STRT_3 (0x08UL << FLASH_SDKR_SDK_STRT_Pos)
- #define FLASH_SDKR_SDK_END_Pos (8U)
- #define FLASH_SDKR_SDK_END_Msk (0xFUL << FLASH_SDKR_SDK_END_Pos)
- #define FLASH_SDKR_SDK_END FLASH_SDKR_SDK_END_Msk
- #define FLASH_SDKR_SDK_END_0 (0x01UL << FLASH_SDKR_SDK_END_Pos)
- #define FLASH_SDKR_SDK_END_1 (0x02UL << FLASH_SDKR_SDK_END_Pos)
- #define FLASH_SDKR_SDK_END_2 (0x04UL << FLASH_SDKR_SDK_END_Pos)
- #define FLASH_SDKR_SDK_END_3 (0x08UL << FLASH_SDKR_SDK_END_Pos)
- /****************** Bits definition for FLASH_BTCR register ***************/
- #define FLASH_BTCR_BOOT_SIZE_Pos (0U)
- #define FLASH_BTCR_BOOT_SIZE_Msk (0x7UL << FLASH_BTCR_BOOT_SIZE_Pos) /*!< 0x00000007 */
- #define FLASH_BTCR_BOOT_SIZE FLASH_BTCR_BOOT_SIZE_Msk
- #define FLASH_BTCR_BOOT_SIZE_0 (0x0001UL << FLASH_BTCR_BOOT_SIZE_Pos)
- #define FLASH_BTCR_BOOT_SIZE_1 (0x0002UL << FLASH_BTCR_BOOT_SIZE_Pos)
- #define FLASH_BTCR_BOOT_SIZE_2 (0x0004UL << FLASH_BTCR_BOOT_SIZE_Pos)
- #define FLASH_BTCR_BOOT0_Pos (14U)
- #define FLASH_BTCR_BOOT0_Msk (0x1UL << FLASH_BTCR_BOOT0_Pos) /*!< 0x00004000 */
- #define FLASH_BTCR_BOOT0 FLASH_BTCR_BOOT0_Msk
- #define FLASH_BTCR_NBOOT1_Pos (15U)
- #define FLASH_BTCR_NBOOT1_Msk (0x1UL << FLASH_BTCR_NBOOT1_Pos) /*!< 0x00008000 */
- #define FLASH_BTCR_NBOOT1 FLASH_BTCR_NBOOT1_Msk
- /****************** Bits definition for FLASH_WRPR register ***************/
- #define FLASH_WRPR_WRP_Pos (0U)
- #define FLASH_WRPR_WRP_Msk (0x3FUL << FLASH_WRPR_WRP_Pos) /*!< 0x0000003F */
- #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk
- #define FLASH_WRPR_WRP_0 (0x0001UL << FLASH_WRPR_WRP_Pos)
- #define FLASH_WRPR_WRP_1 (0x0002UL << FLASH_WRPR_WRP_Pos)
- #define FLASH_WRPR_WRP_2 (0x0004UL << FLASH_WRPR_WRP_Pos)
- #define FLASH_WRPR_WRP_3 (0x0008UL << FLASH_WRPR_WRP_Pos)
- #define FLASH_WRPR_WRP_4 (0x0010UL << FLASH_WRPR_WRP_Pos)
- #define FLASH_WRPR_WRP_5 (0x0020UL << FLASH_WRPR_WRP_Pos)
- /****************** Bits definition for FLASH_STCR register ***************/
- #define FLASH_STCR_SLEEP_EN_Pos (0U)
- #define FLASH_STCR_SLEEP_EN_Msk (0x1U << FLASH_STCR_SLEEP_EN_Pos)
- #define FLASH_STCR_SLEEP_EN FLASH_STCR_SLEEP_EN_Msk
- #define FLASH_STCR_SLEEP_TIME_Pos (8U)
- #define FLASH_STCR_SLEEP_TIME_Msk (0xFFU << FLASH_STCR_SLEEP_TIME_Pos)
- #define FLASH_STCR_SLEEP_TIME FLASH_STCR_SLEEP_TIME_Msk
- /****************** Bits definition for FLASH_TS0 register ***************/
- #define FLASH_TS0_TS0_Pos (0U)
- #define FLASH_TS0_TS0_Msk (0x1FFUL << FLASH_TS0_TS0_Pos) /*!< 0x000001FF */
- #define FLASH_TS0_TS0 FLASH_TS0_TS0_Msk
- /****************** Bits definition for FLASH_TS1 register ***************/
- #define FLASH_TS1_TS1_Pos (0U)
- #define FLASH_TS1_TS1_Msk (0x3FFUL << FLASH_TS1_TS1_Pos) /*!< 0x000003FF */
- #define FLASH_TS1_TS1 FLASH_TS1_TS1_Msk
- /****************** Bits definition for FLASH_TS2P register ***************/
- #define FLASH_TS2P_TS2P_Pos (0U)
- #define FLASH_TS2P_TS2P_Msk (0x1FFUL << FLASH_TS2P_TS2P_Pos) /*!< 0x000001FF */
- #define FLASH_TS2P_TS2P FLASH_TS2P_TS2P_Msk
- /****************** Bits definition for FLASH_TPS3 register ***************/
- #define FLASH_TPS3_TPS3_Pos (0U)
- #define FLASH_TPS3_TPS3_Msk (0xFFFUL << FLASH_TPS3_TPS3_Pos) /*!< 0x00000FFF */
- #define FLASH_TPS3_TPS3 FLASH_TPS3_TPS3_Msk
- /****************** Bits definition for FLASH_TS3 register ***************/
- #define FLASH_TS3_TS3_Pos (0U)
- #define FLASH_TS3_TS3_Msk (0x1FFUL << FLASH_TS3_TS3_Pos) /*!< 0x000001FF */
- #define FLASH_TS3_TS3 FLASH_TS3_TS3_Msk
- /****************** Bits definition for FLASH_PERTPE register ***************/
- #define FLASH_PERTPE_PERTPE_Pos (0U)
- #define FLASH_PERTPE_PERTPE_Msk (0x3FFFFUL << FLASH_PERTPE_PERTPE_Pos) /*!< 0x0003FFFF */
- #define FLASH_PERTPE_PERTPE FLASH_PERTPE_PERTPE_Msk
- /****************** Bits definition for FLASH_SMERTPE register ***************/
- #define FLASH_SMERTPE_SMERTPE_Pos (0U)
- #define FLASH_SMERTPE_SMERTPE_Msk (0x3FFFFUL << FLASH_SMERTPE_SMERTPE_Pos) /*!< 0x0003FFFF */
- #define FLASH_SMERTPE_SMERTPE FLASH_SMERTPE_SMERTPE_Msk
- /****************** Bits definition for FLASH_PRGTPE register ***************/
- #define FLASH_PRGTPE_PRGTPE_Pos (0U)
- #define FLASH_PRGTPE_PRGTPE_Msk (0xFFFFUL << FLASH_PRGTPE_PRGTPE_Pos) /*!< 0x0000FFFF */
- #define FLASH_PRGTPE_PRGTPE FLASH_PRGTPE_PRGTPE_Msk
- /****************** Bits definition for FLASH_PRETPE register ***************/
- #define FLASH_PRETPE_PRETPE_Pos (0U)
- #define FLASH_PRETPE_PRETPE_Msk (0x3FFFUL << FLASH_PRETPE_PRETPE_Pos) /*!< 0x00003FFF */
- #define FLASH_PRETPE_PRETPE FLASH_PRETPE_PRETPE_Msk
- /******************************************************************************/
- /* */
- /* General Purpose I/O (GPIO) */
- /* */
- /******************************************************************************/
- /****************** Bits definition for GPIO_MODER register *****************/
- #define GPIO_MODER_MODE0_Pos (0U)
- #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
- #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
- #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
- #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
- #define GPIO_MODER_MODE1_Pos (2U)
- #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
- #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
- #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
- #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
- #define GPIO_MODER_MODE2_Pos (4U)
- #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
- #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
- #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
- #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
- #define GPIO_MODER_MODE3_Pos (6U)
- #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
- #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
- #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
- #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
- #define GPIO_MODER_MODE4_Pos (8U)
- #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
- #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
- #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
- #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
- #define GPIO_MODER_MODE5_Pos (10U)
- #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
- #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
- #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
- #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
- #define GPIO_MODER_MODE6_Pos (12U)
- #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
- #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
- #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
- #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
- #define GPIO_MODER_MODE7_Pos (14U)
- #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
- #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
- #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
- #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
- #define GPIO_MODER_MODE8_Pos (16U)
- #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
- #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
- #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
- #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
- #define GPIO_MODER_MODE9_Pos (18U)
- #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
- #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
- #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
- #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
- #define GPIO_MODER_MODE10_Pos (20U)
- #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
- #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
- #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
- #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
- #define GPIO_MODER_MODE11_Pos (22U)
- #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
- #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
- #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
- #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
- #define GPIO_MODER_MODE12_Pos (24U)
- #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
- #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
- #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
- #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
- #define GPIO_MODER_MODE13_Pos (26U)
- #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
- #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
- #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
- #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
- #define GPIO_MODER_MODE14_Pos (28U)
- #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
- #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
- #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
- #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
- #define GPIO_MODER_MODE15_Pos (30U)
- #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
- #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
- #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
- #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
- /****************** Bits definition for GPIO_OTYPER register ****************/
- #define GPIO_OTYPER_OT0_Pos (0U)
- #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
- #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
- #define GPIO_OTYPER_OT1_Pos (1U)
- #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
- #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
- #define GPIO_OTYPER_OT2_Pos (2U)
- #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
- #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
- #define GPIO_OTYPER_OT3_Pos (3U)
- #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
- #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
- #define GPIO_OTYPER_OT4_Pos (4U)
- #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
- #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
- #define GPIO_OTYPER_OT5_Pos (5U)
- #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
- #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
- #define GPIO_OTYPER_OT6_Pos (6U)
- #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
- #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
- #define GPIO_OTYPER_OT7_Pos (7U)
- #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
- #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
- #define GPIO_OTYPER_OT8_Pos (8U)
- #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
- #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
- #define GPIO_OTYPER_OT9_Pos (9U)
- #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
- #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
- #define GPIO_OTYPER_OT10_Pos (10U)
- #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
- #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
- #define GPIO_OTYPER_OT11_Pos (11U)
- #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
- #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
- #define GPIO_OTYPER_OT12_Pos (12U)
- #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
- #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
- #define GPIO_OTYPER_OT13_Pos (13U)
- #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
- #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
- #define GPIO_OTYPER_OT14_Pos (14U)
- #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
- #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
- #define GPIO_OTYPER_OT15_Pos (15U)
- #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
- #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
- /****************** Bits definition for GPIO_OSPEEDR register ***************/
- #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
- #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
- #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
- #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
- #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
- #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
- #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
- #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
- #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
- #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
- #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
- #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
- #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
- #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
- #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
- #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
- #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
- #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
- #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
- #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
- #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
- #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
- #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
- #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
- #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
- #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
- #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
- #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
- #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
- #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
- #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
- #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
- #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
- #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
- #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
- #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
- #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
- #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
- #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
- #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
- #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
- #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
- #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
- #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
- #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
- #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
- #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
- #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
- #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
- #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
- #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
- #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
- #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
- #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
- #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
- #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
- #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
- #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
- #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
- #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
- #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
- #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
- #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
- #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
- #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
- #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
- #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
- #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
- #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
- #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
- #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
- #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
- #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
- #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
- #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
- #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
- #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
- #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
- #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
- #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
- /****************** Bits definition for GPIO_PUPDR register *****************/
- #define GPIO_PUPDR_PUPD0_Pos (0U)
- #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
- #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
- #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
- #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
- #define GPIO_PUPDR_PUPD1_Pos (2U)
- #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
- #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
- #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
- #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
- #define GPIO_PUPDR_PUPD2_Pos (4U)
- #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
- #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
- #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
- #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
- #define GPIO_PUPDR_PUPD3_Pos (6U)
- #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
- #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
- #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
- #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
- #define GPIO_PUPDR_PUPD4_Pos (8U)
- #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
- #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
- #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
- #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
- #define GPIO_PUPDR_PUPD5_Pos (10U)
- #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
- #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
- #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
- #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
- #define GPIO_PUPDR_PUPD6_Pos (12U)
- #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
- #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
- #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
- #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
- #define GPIO_PUPDR_PUPD7_Pos (14U)
- #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
- #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
- #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
- #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
- #define GPIO_PUPDR_PUPD8_Pos (16U)
- #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
- #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
- #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
- #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
- #define GPIO_PUPDR_PUPD9_Pos (18U)
- #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
- #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
- #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
- #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
- #define GPIO_PUPDR_PUPD10_Pos (20U)
- #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
- #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
- #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
- #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
- #define GPIO_PUPDR_PUPD11_Pos (22U)
- #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
- #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
- #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
- #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
- #define GPIO_PUPDR_PUPD12_Pos (24U)
- #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
- #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
- #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
- #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
- #define GPIO_PUPDR_PUPD13_Pos (26U)
- #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
- #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
- #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
- #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
- #define GPIO_PUPDR_PUPD14_Pos (28U)
- #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
- #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
- #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
- #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
- #define GPIO_PUPDR_PUPD15_Pos (30U)
- #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
- #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
- #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
- #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
- /****************** Bits definition for GPIO_IDR register *******************/
- #define GPIO_IDR_ID0_Pos (0U)
- #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
- #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
- #define GPIO_IDR_ID1_Pos (1U)
- #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
- #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
- #define GPIO_IDR_ID2_Pos (2U)
- #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
- #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
- #define GPIO_IDR_ID3_Pos (3U)
- #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
- #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
- #define GPIO_IDR_ID4_Pos (4U)
- #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
- #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
- #define GPIO_IDR_ID5_Pos (5U)
- #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
- #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
- #define GPIO_IDR_ID6_Pos (6U)
- #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
- #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
- #define GPIO_IDR_ID7_Pos (7U)
- #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
- #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
- #define GPIO_IDR_ID8_Pos (8U)
- #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
- #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
- #define GPIO_IDR_ID9_Pos (9U)
- #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
- #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
- #define GPIO_IDR_ID10_Pos (10U)
- #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
- #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
- #define GPIO_IDR_ID11_Pos (11U)
- #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
- #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
- #define GPIO_IDR_ID12_Pos (12U)
- #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
- #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
- #define GPIO_IDR_ID13_Pos (13U)
- #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
- #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
- #define GPIO_IDR_ID14_Pos (14U)
- #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
- #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
- #define GPIO_IDR_ID15_Pos (15U)
- #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
- #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
- /****************** Bits definition for GPIO_ODR register *******************/
- #define GPIO_ODR_OD0_Pos (0U)
- #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
- #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
- #define GPIO_ODR_OD1_Pos (1U)
- #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
- #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
- #define GPIO_ODR_OD2_Pos (2U)
- #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
- #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
- #define GPIO_ODR_OD3_Pos (3U)
- #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
- #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
- #define GPIO_ODR_OD4_Pos (4U)
- #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
- #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
- #define GPIO_ODR_OD5_Pos (5U)
- #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
- #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
- #define GPIO_ODR_OD6_Pos (6U)
- #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
- #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
- #define GPIO_ODR_OD7_Pos (7U)
- #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
- #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
- #define GPIO_ODR_OD8_Pos (8U)
- #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
- #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
- #define GPIO_ODR_OD9_Pos (9U)
- #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
- #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
- #define GPIO_ODR_OD10_Pos (10U)
- #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
- #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
- #define GPIO_ODR_OD11_Pos (11U)
- #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
- #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
- #define GPIO_ODR_OD12_Pos (12U)
- #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
- #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
- #define GPIO_ODR_OD13_Pos (13U)
- #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
- #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
- #define GPIO_ODR_OD14_Pos (14U)
- #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
- #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
- #define GPIO_ODR_OD15_Pos (15U)
- #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
- #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
- /****************** Bits definition for GPIO_BSRR register ******************/
- #define GPIO_BSRR_BS0_Pos (0U)
- #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
- #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
- #define GPIO_BSRR_BS1_Pos (1U)
- #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
- #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
- #define GPIO_BSRR_BS2_Pos (2U)
- #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
- #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
- #define GPIO_BSRR_BS3_Pos (3U)
- #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
- #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
- #define GPIO_BSRR_BS4_Pos (4U)
- #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
- #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
- #define GPIO_BSRR_BS5_Pos (5U)
- #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
- #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
- #define GPIO_BSRR_BS6_Pos (6U)
- #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
- #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
- #define GPIO_BSRR_BS7_Pos (7U)
- #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
- #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
- #define GPIO_BSRR_BS8_Pos (8U)
- #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
- #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
- #define GPIO_BSRR_BS9_Pos (9U)
- #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
- #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
- #define GPIO_BSRR_BS10_Pos (10U)
- #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
- #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
- #define GPIO_BSRR_BS11_Pos (11U)
- #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
- #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
- #define GPIO_BSRR_BS12_Pos (12U)
- #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
- #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
- #define GPIO_BSRR_BS13_Pos (13U)
- #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
- #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
- #define GPIO_BSRR_BS14_Pos (14U)
- #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
- #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
- #define GPIO_BSRR_BS15_Pos (15U)
- #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
- #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
- #define GPIO_BSRR_BR0_Pos (16U)
- #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
- #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
- #define GPIO_BSRR_BR1_Pos (17U)
- #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
- #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
- #define GPIO_BSRR_BR2_Pos (18U)
- #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
- #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
- #define GPIO_BSRR_BR3_Pos (19U)
- #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
- #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
- #define GPIO_BSRR_BR4_Pos (20U)
- #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
- #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
- #define GPIO_BSRR_BR5_Pos (21U)
- #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
- #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
- #define GPIO_BSRR_BR6_Pos (22U)
- #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
- #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
- #define GPIO_BSRR_BR7_Pos (23U)
- #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
- #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
- #define GPIO_BSRR_BR8_Pos (24U)
- #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
- #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
- #define GPIO_BSRR_BR9_Pos (25U)
- #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
- #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
- #define GPIO_BSRR_BR10_Pos (26U)
- #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
- #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
- #define GPIO_BSRR_BR11_Pos (27U)
- #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
- #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
- #define GPIO_BSRR_BR12_Pos (28U)
- #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
- #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
- #define GPIO_BSRR_BR13_Pos (29U)
- #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
- #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
- #define GPIO_BSRR_BR14_Pos (30U)
- #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
- #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
- #define GPIO_BSRR_BR15_Pos (31U)
- #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
- #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
- /****************** Bit definition for GPIO_LCKR register *********************/
- #define GPIO_LCKR_LCK0_Pos (0U)
- #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
- #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
- #define GPIO_LCKR_LCK1_Pos (1U)
- #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
- #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
- #define GPIO_LCKR_LCK2_Pos (2U)
- #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
- #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
- #define GPIO_LCKR_LCK3_Pos (3U)
- #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
- #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
- #define GPIO_LCKR_LCK4_Pos (4U)
- #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
- #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
- #define GPIO_LCKR_LCK5_Pos (5U)
- #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
- #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
- #define GPIO_LCKR_LCK6_Pos (6U)
- #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
- #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
- #define GPIO_LCKR_LCK7_Pos (7U)
- #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
- #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
- #define GPIO_LCKR_LCK8_Pos (8U)
- #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
- #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
- #define GPIO_LCKR_LCK9_Pos (9U)
- #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
- #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
- #define GPIO_LCKR_LCK10_Pos (10U)
- #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
- #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
- #define GPIO_LCKR_LCK11_Pos (11U)
- #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
- #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
- #define GPIO_LCKR_LCK12_Pos (12U)
- #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
- #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
- #define GPIO_LCKR_LCK13_Pos (13U)
- #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
- #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
- #define GPIO_LCKR_LCK14_Pos (14U)
- #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
- #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
- #define GPIO_LCKR_LCK15_Pos (15U)
- #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
- #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
- #define GPIO_LCKR_LCKK_Pos (16U)
- #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
- #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
- /****************** Bit definition for GPIO_AFRL register *********************/
- #define GPIO_AFRL_AFSEL0_Pos (0U)
- #define GPIO_AFRL_AFSEL0_Msk (0x7UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
- #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
- #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
- #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
- #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
- #define GPIO_AFRL_AFSEL1_Pos (4U)
- #define GPIO_AFRL_AFSEL1_Msk (0x7UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
- #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
- #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
- #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
- #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
- #define GPIO_AFRL_AFSEL2_Pos (8U)
- #define GPIO_AFRL_AFSEL2_Msk (0x7UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
- #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
- #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
- #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
- #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
- #define GPIO_AFRL_AFSEL3_Pos (12U)
- #define GPIO_AFRL_AFSEL3_Msk (0x7UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
- #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
- #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
- #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
- #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
- #define GPIO_AFRL_AFSEL4_Pos (16U)
- #define GPIO_AFRL_AFSEL4_Msk (0x7UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
- #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
- #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
- #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
- #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
- #define GPIO_AFRL_AFSEL5_Pos (20U)
- #define GPIO_AFRL_AFSEL5_Msk (0x7UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
- #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
- #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
- #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
- #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
- #define GPIO_AFRL_AFSEL6_Pos (24U)
- #define GPIO_AFRL_AFSEL6_Msk (0x7UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
- #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
- #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
- #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
- #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
- #define GPIO_AFRL_AFSEL7_Pos (28U)
- #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
- #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
- #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
- #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
- #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
- /****************** Bit definition for GPIO_AFRH register *********************/
- #define GPIO_AFRH_AFSEL8_Pos (0U)
- #define GPIO_AFRH_AFSEL8_Msk (0x7UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
- #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
- #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
- #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
- #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
- #define GPIO_AFRH_AFSEL9_Pos (4U)
- #define GPIO_AFRH_AFSEL9_Msk (0x7UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
- #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
- #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
- #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
- #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
- #define GPIO_AFRH_AFSEL10_Pos (8U)
- #define GPIO_AFRH_AFSEL10_Msk (0x7UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
- #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
- #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
- #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
- #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
- #define GPIO_AFRH_AFSEL11_Pos (12U)
- #define GPIO_AFRH_AFSEL11_Msk (0x7UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
- #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
- #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
- #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
- #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
- #define GPIO_AFRH_AFSEL12_Pos (16U)
- #define GPIO_AFRH_AFSEL12_Msk (0x7UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
- #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
- #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
- #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
- #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
- #define GPIO_AFRH_AFSEL13_Pos (20U)
- #define GPIO_AFRH_AFSEL13_Msk (0x7UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
- #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
- #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
- #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
- #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
- #define GPIO_AFRH_AFSEL14_Pos (24U)
- #define GPIO_AFRH_AFSEL14_Msk (0x7UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
- #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
- #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
- #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
- #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
- #define GPIO_AFRH_AFSEL15_Pos (28U)
- #define GPIO_AFRH_AFSEL15_Msk (0x7UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
- #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
- #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
- #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
- #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
- /****************** Bits definition for GPIO_BRR register ******************/
- #define GPIO_BRR_BR0_Pos (0U)
- #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
- #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
- #define GPIO_BRR_BR1_Pos (1U)
- #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
- #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
- #define GPIO_BRR_BR2_Pos (2U)
- #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
- #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
- #define GPIO_BRR_BR3_Pos (3U)
- #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
- #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
- #define GPIO_BRR_BR4_Pos (4U)
- #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
- #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
- #define GPIO_BRR_BR5_Pos (5U)
- #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
- #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
- #define GPIO_BRR_BR6_Pos (6U)
- #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
- #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
- #define GPIO_BRR_BR7_Pos (7U)
- #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
- #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
- #define GPIO_BRR_BR8_Pos (8U)
- #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
- #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
- #define GPIO_BRR_BR9_Pos (9U)
- #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
- #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
- #define GPIO_BRR_BR10_Pos (10U)
- #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
- #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
- #define GPIO_BRR_BR11_Pos (11U)
- #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
- #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
- #define GPIO_BRR_BR12_Pos (12U)
- #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
- #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
- #define GPIO_BRR_BR13_Pos (13U)
- #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
- #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
- #define GPIO_BRR_BR14_Pos (14U)
- #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
- #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
- #define GPIO_BRR_BR15_Pos (15U)
- #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
- #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
- /******************************************************************************/
- /* */
- /* Inter-integrated Circuit Interface (I2C) */
- /* */
- /******************************************************************************/
- /******************* Bit definition for I2C_CR1 register ********************/
- #define I2C_CR1_PE_Pos (0U)
- #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
- #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */
- #define I2C_CR1_ENGC_Pos (6U)
- #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */
- #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */
- #define I2C_CR1_NOSTRETCH_Pos (7U)
- #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */
- #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */
- #define I2C_CR1_START_Pos (8U)
- #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos) /*!< 0x00000100 */
- #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */
- #define I2C_CR1_STOP_Pos (9U)
- #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos) /*!< 0x00000200 */
- #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */
- #define I2C_CR1_ACK_Pos (10U)
- #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos) /*!< 0x00000400 */
- #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */
- #define I2C_CR1_POS_Pos (11U)
- #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos) /*!< 0x00000800 */
- #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */
- #define I2C_CR1_SWRST_Pos (15U)
- #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */
- #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */
- /******************* Bit definition for I2C_CR2 register ********************/
- #define I2C_CR2_FREQ_Pos (0U)
- #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */
- #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */
- #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */
- #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */
- #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */
- #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */
- #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */
- #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */
- #define I2C_CR2_ITERREN_Pos (8U)
- #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */
- #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */
- #define I2C_CR2_ITEVTEN_Pos (9U)
- #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */
- #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */
- #define I2C_CR2_ITBUFEN_Pos (10U)
- #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */
- #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */
- /******************* Bit definition for I2C_OAR1 register *******************/
- #define I2C_OAR1_ADD1_7 0x000000FEU /*!< Interface Address */
- #define I2C_OAR1_ADD1_Pos (1U)
- #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */
- #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */
- #define I2C_OAR1_ADD2_Pos (2U)
- #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */
- #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */
- #define I2C_OAR1_ADD3_Pos (3U)
- #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */
- #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */
- #define I2C_OAR1_ADD4_Pos (4U)
- #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */
- #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */
- #define I2C_OAR1_ADD5_Pos (5U)
- #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */
- #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */
- #define I2C_OAR1_ADD6_Pos (6U)
- #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */
- #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */
- #define I2C_OAR1_ADD7_Pos (7U)
- #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */
- #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */
- /******************** Bit definition for I2C_DR register ********************/
- #define I2C_DR_DR_Pos (0U)
- #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos) /*!< 0x000000FF */
- #define I2C_DR_DR I2C_DR_DR_Msk /*!< 8-bit Data Register */
- #define I2C_DR_DR_0 (0x01UL << I2C_DR_DR_Pos)
- #define I2C_DR_DR_1 (0x02UL << I2C_DR_DR_Pos)
- #define I2C_DR_DR_2 (0x04UL << I2C_DR_DR_Pos)
- #define I2C_DR_DR_3 (0x08UL << I2C_DR_DR_Pos)
- #define I2C_DR_DR_4 (0x10UL << I2C_DR_DR_Pos)
- #define I2C_DR_DR_5 (0x20UL << I2C_DR_DR_Pos)
- #define I2C_DR_DR_6 (0x40UL << I2C_DR_DR_Pos)
- #define I2C_DR_DR_7 (0x80UL << I2C_DR_DR_Pos)
- /******************* Bit definition for I2C_SR1 register ********************/
- #define I2C_SR1_SB_Pos (0U)
- #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos) /*!< 0x00000001 */
- #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */
- #define I2C_SR1_ADDR_Pos (1U)
- #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */
- #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */
- #define I2C_SR1_BTF_Pos (2U)
- #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos) /*!< 0x00000004 */
- #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */
- #define I2C_SR1_STOPF_Pos (4U)
- #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */
- #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */
- #define I2C_SR1_RXNE_Pos (6U)
- #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */
- #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */
- #define I2C_SR1_TXE_Pos (7U)
- #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos) /*!< 0x00000080 */
- #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */
- #define I2C_SR1_BERR_Pos (8U)
- #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos) /*!< 0x00000100 */
- #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */
- #define I2C_SR1_ARLO_Pos (9U)
- #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */
- #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */
- #define I2C_SR1_AF_Pos (10U)
- #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos) /*!< 0x00000400 */
- #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */
- #define I2C_SR1_OVR_Pos (11U)
- #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos) /*!< 0x00000800 */
- #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */
- #define I2C_SR1_PECERR_Pos (12U)
- #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */
- #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */
- /******************* Bit definition for I2C_SR2 register ********************/
- #define I2C_SR2_MSL_Pos (0U)
- #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos) /*!< 0x00000001 */
- #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */
- #define I2C_SR2_BUSY_Pos (1U)
- #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */
- #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */
- #define I2C_SR2_TRA_Pos (2U)
- #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos) /*!< 0x00000004 */
- #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */
- #define I2C_SR2_GENCALL_Pos (4U)
- #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */
- #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */
- /******************* Bit definition for I2C_CCR register ********************/
- #define I2C_CCR_CCR_Pos (0U)
- #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */
- #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */
- #define I2C_CCR_DUTY_Pos (14U)
- #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */
- #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */
- #define I2C_CCR_FS_Pos (15U)
- #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos) /*!< 0x00008000 */
- #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */
- /****************** Bit definition for I2C_TRISE register *******************/
- #define I2C_TRISE_TRISE_Pos (0U)
- #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */
- #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */
- /******************************************************************************/
- /* */
- /* Independent WATCHDOG (IWDG) */
- /* */
- /******************************************************************************/
- /******************* Bit definition for IWDG_KR register ********************/
- #define IWDG_KR_KEY_Pos (0U)
- #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
- #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
- /******************* Bit definition for IWDG_PR register ********************/
- #define IWDG_PR_PR_Pos (0U)
- #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
- #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
- #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */
- #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */
- #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */
- /******************* Bit definition for IWDG_RLR register *******************/
- #define IWDG_RLR_RL_Pos (0U)
- #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
- #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
- /******************* Bit definition for IWDG_SR register ********************/
- #define IWDG_SR_PVU_Pos (0U)
- #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
- #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
- #define IWDG_SR_RVU_Pos (1U)
- #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
- #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
- /******************************************************************************/
- /* */
- /* Power Control (PWR) */
- /* */
- /******************************************************************************/
- /******************** Bit definition for PWR_CR1 register ********************/
- #define PWR_CR1_BIAS_CR_Pos (0U)
- #define PWR_CR1_BIAS_CR_Msk (0xFUL << PWR_CR1_BIAS_CR_Pos) /*!< 0x0000000F */
- #define PWR_CR1_BIAS_CR PWR_CR1_BIAS_CR_Msk /*!< Low Power Mode Selection */
- #define PWR_CR1_BIAS_CR_0 (0x1UL << PWR_CR1_BIAS_CR_Pos) /*!< 0x00000001 */
- #define PWR_CR1_BIAS_CR_1 (0x2UL << PWR_CR1_BIAS_CR_Pos) /*!< 0x00000002 */
- #define PWR_CR1_BIAS_CR_2 (0x4UL << PWR_CR1_BIAS_CR_Pos) /*!< 0x00000004 */
- #define PWR_CR1_BIAS_CR_3 (0x8UL << PWR_CR1_BIAS_CR_Pos) /*!< 0x00000008 */
- #define PWR_CR1_BIAS_CR_SEL_Pos (4U)
- #define PWR_CR1_BIAS_CR_SEL_Msk (0x1UL << PWR_CR1_BIAS_CR_SEL_Pos)
- #define PWR_CR1_BIAS_CR_SEL PWR_CR1_BIAS_CR_SEL_Msk
- #define PWR_CR1_FLS_SLPTIME_Pos (12U)
- #define PWR_CR1_FLS_SLPTIME_Msk (0x3UL << PWR_CR1_FLS_SLPTIME_Pos) /*!< 0x00003000 */
- #define PWR_CR1_FLS_SLPTIME PWR_CR1_FLS_SLPTIME_Msk
- #define PWR_CR1_FLS_SLPTIME_0 (0x1UL << PWR_CR1_FLS_SLPTIME_Pos)
- #define PWR_CR1_FLS_SLPTIME_1 (0x2UL << PWR_CR1_FLS_SLPTIME_Pos)
- #define PWR_CR1_LPR_Pos (14U)
- #define PWR_CR1_LPR_Msk (0x3UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */
- #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator Low-Power Run mode */
- #define PWR_CR1_LPR_0 (0x1UL << PWR_CR1_LPR_Pos)
- #define PWR_CR1_LPR_1 (0x2UL << PWR_CR1_LPR_Pos)
- #define PWR_CR1_SRAM_RETV_Pos (17U)
- #define PWR_CR1_SRAM_RETV_Msk (0x1UL << PWR_CR1_SRAM_RETV_Pos) /*!< 0x00020000 */
- #define PWR_CR1_SRAM_RETV PWR_CR1_SRAM_RETV_Msk /*!< SRAM retention voltage control in Stop mode */
- #define PWR_CR1_HSION_CTRL_Pos (19U)
- #define PWR_CR1_HSION_CTRL_Msk (0x1UL << PWR_CR1_HSION_CTRL_Pos) /*!< 0x00080000 */
- #define PWR_CR1_HSION_CTRL PWR_CR1_HSION_CTRL_Msk /*!< HSI enables time control when waking from stop mode */
- /******************************************************************************/
- /* */
- /* Reset and Clock Control (RCC) */
- /* */
- /******************************************************************************/
- /*
- * @brief Specific device feature definitions
- */
- #define RCC_LSE_SUPPORT
- /******************** Bit definition for RCC_CR register *****************/
- #define RCC_CR_HSION_Pos (8U)
- #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */
- #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
- #define RCC_CR_HSIRDY_Pos (10U)
- #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
- #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
- #define RCC_CR_HSIDIV_Pos (11U)
- #define RCC_CR_HSIDIV_Msk (0x7UL << RCC_CR_HSIDIV_Pos) /*!< 0x00003800 */
- #define RCC_CR_HSIDIV RCC_CR_HSIDIV_Msk /*!< HSIDIV[13:11] Internal High Speed clock division factor */
- #define RCC_CR_HSIDIV_0 (0x1UL << RCC_CR_HSIDIV_Pos) /*!< 0x00000800 */
- #define RCC_CR_HSIDIV_1 (0x2UL << RCC_CR_HSIDIV_Pos) /*!< 0x00001000 */
- #define RCC_CR_HSIDIV_2 (0x4UL << RCC_CR_HSIDIV_Pos) /*!< 0x00002000 */
- #define RCC_CR_HSEEN_Pos (18U)
- #define RCC_CR_HSEEN_Msk (0x1UL << RCC_CR_HSEEN_Pos) /*!< 0x00000100 */
- #define RCC_CR_HSEEN RCC_CR_HSEEN_Msk /*!< External High Speed clock enable */
- /******************** Bit definition for RCC_ICSCR register ***************/
- #define RCC_ICSCR_HSI_TRIM_Pos (0U)
- #define RCC_ICSCR_HSI_TRIM_Msk (0x1FFFUL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00001FFF */
- #define RCC_ICSCR_HSI_TRIM RCC_ICSCR_HSI_TRIM_Msk /*!< HSITRIM[14:8] bits */
- #define RCC_ICSCR_HSI_TRIM_0 (0x01UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000001 */
- #define RCC_ICSCR_HSI_TRIM_1 (0x02UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000002 */
- #define RCC_ICSCR_HSI_TRIM_2 (0x04UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000004 */
- #define RCC_ICSCR_HSI_TRIM_3 (0x08UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000008 */
- #define RCC_ICSCR_HSI_TRIM_4 (0x10UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000010 */
- #define RCC_ICSCR_HSI_TRIM_5 (0x20UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000020 */
- #define RCC_ICSCR_HSI_TRIM_6 (0x40UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000040 */
- #define RCC_ICSCR_HSI_TRIM_7 (0x80UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000080 */
- #define RCC_ICSCR_HSI_TRIM_8 (0x100UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000100 */
- #define RCC_ICSCR_HSI_TRIM_9 (0x200UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000200 */
- #define RCC_ICSCR_HSI_TRIM_10 (0x400UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000400 */
- #define RCC_ICSCR_HSI_TRIM_11 (0x800UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00000800 */
- #define RCC_ICSCR_HSI_TRIM_12 (0x1000UL << RCC_ICSCR_HSI_TRIM_Pos) /*!< 0x00001000 */
- #define RCC_ICSCR_HSI_FS_Pos (13U)
- #define RCC_ICSCR_HSI_FS_Msk (0x7UL << RCC_ICSCR_HSI_FS_Pos) /*!< 0x0000E000 */
- #define RCC_ICSCR_HSI_FS RCC_ICSCR_HSI_FS_Msk /*!< HSIFS[15:13] bits */
- #define RCC_ICSCR_HSI_FS_0 (0x01UL << RCC_ICSCR_HSI_FS_Pos) /*!< 0x00002000 */
- #define RCC_ICSCR_HSI_FS_1 (0x02UL << RCC_ICSCR_HSI_FS_Pos) /*!< 0x00004000 */
- #define RCC_ICSCR_HSI_FS_2 (0x04UL << RCC_ICSCR_HSI_FS_Pos) /*!< 0x00008000 */
- #define RCC_ICSCR_LSI_TRIM_Pos (16U)
- #define RCC_ICSCR_LSI_TRIM_Msk (0x1FFUL << RCC_ICSCR_LSI_TRIM_Pos)
- #define RCC_ICSCR_LSI_TRIM RCC_ICSCR_LSI_TRIM_Msk
- #define RCC_ICSCR_LSI_TRIM_0 (0x01UL << RCC_ICSCR_LSI_TRIM_Pos)
- #define RCC_ICSCR_LSI_TRIM_1 (0x02UL << RCC_ICSCR_LSI_TRIM_Pos)
- #define RCC_ICSCR_LSI_TRIM_2 (0x04UL << RCC_ICSCR_LSI_TRIM_Pos)
- #define RCC_ICSCR_LSI_TRIM_3 (0x08UL << RCC_ICSCR_LSI_TRIM_Pos)
- #define RCC_ICSCR_LSI_TRIM_4 (0x10UL << RCC_ICSCR_LSI_TRIM_Pos)
- #define RCC_ICSCR_LSI_TRIM_5 (0x20UL << RCC_ICSCR_LSI_TRIM_Pos)
- #define RCC_ICSCR_LSI_TRIM_6 (0x40UL << RCC_ICSCR_LSI_TRIM_Pos)
- #define RCC_ICSCR_LSI_TRIM_7 (0x80UL << RCC_ICSCR_LSI_TRIM_Pos)
- #define RCC_ICSCR_LSI_TRIM_8 (0x100UL << RCC_ICSCR_LSI_TRIM_Pos)
- #define RCC_ICSCR_LSI_STARTUP_Pos (26U)
- #define RCC_ICSCR_LSI_STARTUP_Msk (0x3UL << RCC_ICSCR_LSI_STARTUP_Pos)
- #define RCC_ICSCR_LSI_STARTUP RCC_ICSCR_LSI_STARTUP_Msk
- #define RCC_ICSCR_LSI_STARTUP_0 (0x01UL << RCC_ICSCR_LSI_STARTUP_Pos)
- #define RCC_ICSCR_LSI_STARTUP_1 (0x02UL << RCC_ICSCR_LSI_STARTUP_Pos)
- /******************** Bit definition for RCC_CFGR register ***************/
- /*!< SW configuration */
- #define RCC_CFGR_SW_Pos (0U)
- #define RCC_CFGR_SW_Msk (0x7UL << RCC_CFGR_SW_Pos) /*!< 0x00000007 */
- #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[2:0] bits (System clock Switch) */
- #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
- #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
- #define RCC_CFGR_SW_2 (0x4UL << RCC_CFGR_SW_Pos) /*!< 0x00000004 */
- /*!< SWS configuration */
- #define RCC_CFGR_SWS_Pos (3U)
- #define RCC_CFGR_SWS_Msk (0x7UL << RCC_CFGR_SWS_Pos) /*!< 0x00000038 */
- #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[2:0] bits (System Clock Switch Status) */
- #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
- #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000010 */
- #define RCC_CFGR_SWS_2 (0x4UL << RCC_CFGR_SWS_Pos) /*!< 0x00000020 */
- #define RCC_CFGR_SWS_HSISYS (0UL) /*!< HSISYS used as system clock */
- #define RCC_CFGR_SWS_HSE (0x00000008UL) /*!< HSE used as system clock */
- #define RCC_CFGR_SWS_LSI (0x00000018UL) /*!< LSI used as system clock */
- #define RCC_CFGR_SWS_LSE (0x00000020UL) /*!< LSE used as system clock */
- /*!< HPRE configuration */
- #define RCC_CFGR_HPRE_Pos (8U)
- #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x00000F00 */
- #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
- #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000100 */
- #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000200 */
- #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000400 */
- #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000800 */
- /*!< PPRE configuration */
- #define RCC_CFGR_PPRE_Pos (12U)
- #define RCC_CFGR_PPRE_Msk (0x7UL << RCC_CFGR_PPRE_Pos) /*!< 0x00007000 */
- #define RCC_CFGR_PPRE RCC_CFGR_PPRE_Msk /*!< PRE1[2:0] bits (APB prescaler) */
- #define RCC_CFGR_PPRE_0 (0x1UL << RCC_CFGR_PPRE_Pos) /*!< 0x00001000 */
- #define RCC_CFGR_PPRE_1 (0x2UL << RCC_CFGR_PPRE_Pos) /*!< 0x00002000 */
- #define RCC_CFGR_PPRE_2 (0x4UL << RCC_CFGR_PPRE_Pos) /*!< 0x00004000 */
- /*!< MCOSEL configuration */
- #define RCC_CFGR_MCOSEL_Pos (24U)
- #define RCC_CFGR_MCOSEL_Msk (0x7UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
- #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [2:0] bits (Clock output selection) */
- #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
- #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
- #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
- /*!< MCO Prescaler configuration */
- #define RCC_CFGR_MCOPRE_Pos (28U)
- #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
- #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler [2:0] */
- #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
- #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
- #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
- /******************** Bit definition for RCC_ECSCR register ***************/
- /*!< LSE FREQ configuration */
- #define RCC_ECSCR_LSE_DRIVER_Pos (16U)
- #define RCC_ECSCR_LSE_DRIVER_Msk (3UL << RCC_ECSCR_LSE_DRIVER_Pos) /*!< 0x00030000 */
- #define RCC_ECSCR_LSE_DRIVER RCC_ECSCR_LSE_DRIVER_Msk
- #define RCC_ECSCR_LSE_DRIVER_0 (0x1UL <<RCC_ECSCR_LSE_DRIVER_Pos) /*!< 0x00010000 */
- #define RCC_ECSCR_LSE_DRIVER_1 (0x2UL <<RCC_ECSCR_LSE_DRIVER_Pos) /*!< 0x00020000 */
- #define RCC_ECSCR_LSE_STARTUP_Pos (20U)
- #define RCC_ECSCR_LSE_STARTUP_Msk (3UL << RCC_ECSCR_LSE_STARTUP_Pos) /*!< 0x00300000 */
- #define RCC_ECSCR_LSE_STARTUP RCC_ECSCR_LSE_STARTUP_Msk
- #define RCC_ECSCR_LSE_STARTUP_0 (0x1UL <<RCC_ECSCR_LSE_STARTUP_Pos) /*!< 0x00100000 */
- #define RCC_ECSCR_LSE_STARTUP_1 (0x2UL <<RCC_ECSCR_LSE_STARTUP_Pos) /*!< 0x00200000 */
- /******************** Bit definition for RCC_CIER register ******************/
- #define RCC_CIER_LSIRDYIE_Pos (0U)
- #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
- #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
- #define RCC_CIER_LSERDYIE_Pos (1U)
- #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000010 */
- #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
- #define RCC_CIER_HSIRDYIE_Pos (3U)
- #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
- #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
- /******************** Bit definition for RCC_CIFR register ******************/
- #define RCC_CIFR_LSIRDYF_Pos (0U)
- #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
- #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
- #define RCC_CIFR_LSERDYF_Pos (1U)
- #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
- #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
- #define RCC_CIFR_HSIRDYF_Pos (3U)
- #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
- #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
- #define RCC_CIFR_LSECSSF_Pos (9U)
- #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
- #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
- /******************** Bit definition for RCC_CICR register ******************/
- #define RCC_CICR_LSIRDYC_Pos (0U)
- #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
- #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
- #define RCC_CICR_LSERDYC_Pos (1U)
- #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
- #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
- #define RCC_CICR_HSIRDYC_Pos (3U)
- #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
- #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
- #define RCC_CICR_LSECSSC_Pos (9U)
- #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
- #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
- /******************** Bit definition for RCC_IOPRSTR register ****************/
- #define RCC_IOPRSTR_GPIOARST_Pos (0U)
- #define RCC_IOPRSTR_GPIOARST_Msk (0x1UL << RCC_IOPRSTR_GPIOARST_Pos) /*!< 0x00000001 */
- #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_GPIOARST_Msk
- #define RCC_IOPRSTR_GPIOBRST_Pos (1U)
- #define RCC_IOPRSTR_GPIOBRST_Msk (0x1UL << RCC_IOPRSTR_GPIOBRST_Pos) /*!< 0x00000002 */
- #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_GPIOBRST_Msk
- #define RCC_IOPRSTR_GPIOCRST_Pos (2U)
- #define RCC_IOPRSTR_GPIOCRST_Msk (0x1UL << RCC_IOPRSTR_GPIOCRST_Pos) /*!< 0x00000004 */
- #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_GPIOCRST_Msk
- /******************** Bit definition for RCC_AHBRSTR register ***************/
- #define RCC_AHBRSTR_FLASHRST_Pos (8U)
- #define RCC_AHBRSTR_FLASHRST_Msk (0x1UL << RCC_AHBRSTR_FLASHRST_Pos) /*!< 0x00000100 */
- #define RCC_AHBRSTR_FLASHRST RCC_AHBRSTR_FLASHRST_Msk
- #define RCC_AHBRSTR_CRCRST_Pos (12U)
- #define RCC_AHBRSTR_CRCRST_Msk (0x1UL << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */
- #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk
- /******************** Bit definition for RCC_APBRSTR1 register **************/
- #define RCC_APBRSTR1_I2CRST_Pos (21U)
- #define RCC_APBRSTR1_I2CRST_Msk (0x1UL << RCC_APBRSTR1_I2CRST_Pos) /*!< 0x00200000 */
- #define RCC_APBRSTR1_I2CRST RCC_APBRSTR1_I2CRST_Msk
- #define RCC_APBRSTR1_DBGRST_Pos (27U)
- #define RCC_APBRSTR1_DBGRST_Msk (0x1UL << RCC_APBRSTR1_DBGRST_Pos) /*!< 0x08000000 */
- #define RCC_APBRSTR1_DBGRST RCC_APBRSTR1_DBGRST_Msk
- #define RCC_APBRSTR1_PWRRST_Pos (28U)
- #define RCC_APBRSTR1_PWRRST_Msk (0x1UL << RCC_APBRSTR1_PWRRST_Pos) /*!< 0x10000000 */
- #define RCC_APBRSTR1_PWRRST RCC_APBRSTR1_PWRRST_Msk
- #define RCC_APBRSTR1_LPTIMRST_Pos (31U)
- #define RCC_APBRSTR1_LPTIMRST_Msk (0x1UL << RCC_APBRSTR1_LPTIMRST_Pos) /*!< 0x80000000 */
- #define RCC_APBRSTR1_LPTIMRST RCC_APBRSTR1_LPTIMRST_Msk
- /******************** Bit definition for RCC_APBRSTR2 register **************/
- #define RCC_APBRSTR2_SYSCFGRST_Pos (0U)
- #define RCC_APBRSTR2_SYSCFGRST_Msk (0x1UL << RCC_APBRSTR2_SYSCFGRST_Pos) /*!< 0x00000001 */
- #define RCC_APBRSTR2_SYSCFGRST RCC_APBRSTR2_SYSCFGRST_Msk
- #define RCC_APBRSTR2_TIM1RST_Pos (11U)
- #define RCC_APBRSTR2_TIM1RST_Msk (0x1UL << RCC_APBRSTR2_TIM1RST_Pos) /*!< 0x00000800 */
- #define RCC_APBRSTR2_TIM1RST RCC_APBRSTR2_TIM1RST_Msk
- #define RCC_APBRSTR2_SPI1RST_Pos (12U)
- #define RCC_APBRSTR2_SPI1RST_Msk (0x1UL << RCC_APBRSTR2_SPI1RST_Pos) /*!< 0x00001000 */
- #define RCC_APBRSTR2_SPI1RST RCC_APBRSTR2_SPI1RST_Msk
- #define RCC_APBRSTR2_USART1RST_Pos (14U)
- #define RCC_APBRSTR2_USART1RST_Msk (0x1UL << RCC_APBRSTR2_USART1RST_Pos) /*!< 0x00004000 */
- #define RCC_APBRSTR2_USART1RST RCC_APBRSTR2_USART1RST_Msk
- #define RCC_APBRSTR2_TIM14RST_Pos (15U)
- #define RCC_APBRSTR2_TIM14RST_Msk (0x1UL << RCC_APBRSTR2_TIM14RST_Pos) /*!< 0x00008000 */
- #define RCC_APBRSTR2_TIM14RST RCC_APBRSTR2_TIM14RST_Msk
- #define RCC_APBRSTR2_ADCRST_Pos (20U)
- #define RCC_APBRSTR2_ADCRST_Msk (0x1UL << RCC_APBRSTR2_ADCRST_Pos) /*!< 0x00100000 */
- #define RCC_APBRSTR2_ADCRST RCC_APBRSTR2_ADCRST_Msk
- #define RCC_APBRSTR2_COMP1RST_Pos (21U)
- #define RCC_APBRSTR2_COMP1RST_Msk (0x1UL << RCC_APBRSTR2_COMP1RST_Pos) /*!< 0x00200000 */
- #define RCC_APBRSTR2_COMP1RST RCC_APBRSTR2_COMP1RST_Msk
- #define RCC_APBRSTR2_COMP2RST_Pos (22U)
- #define RCC_APBRSTR2_COMP2RST_Msk (0x1UL << RCC_APBRSTR2_COMP2RST_Pos) /*!< 0x00400000 */
- #define RCC_APBRSTR2_COMP2RST RCC_APBRSTR2_COMP2RST_Msk
- /******************** Bit definition for RCC_IOPENR register ****************/
- #define RCC_IOPENR_GPIOAEN_Pos (0U)
- #define RCC_IOPENR_GPIOAEN_Msk (0x1UL << RCC_IOPENR_GPIOAEN_Pos) /*!< 0x00000001 */
- #define RCC_IOPENR_GPIOAEN RCC_IOPENR_GPIOAEN_Msk
- #define RCC_IOPENR_GPIOBEN_Pos (1U)
- #define RCC_IOPENR_GPIOBEN_Msk (0x1UL << RCC_IOPENR_GPIOBEN_Pos) /*!< 0x00000002 */
- #define RCC_IOPENR_GPIOBEN RCC_IOPENR_GPIOBEN_Msk
- #define RCC_IOPENR_GPIOCEN_Pos (2U)
- #define RCC_IOPENR_GPIOCEN_Msk (0x1UL << RCC_IOPENR_GPIOCEN_Pos) /*!< 0x00000004 */
- #define RCC_IOPENR_GPIOCEN RCC_IOPENR_GPIOCEN_Msk
- /******************** Bit definition for RCC_AHBENR register ****************/
- #define RCC_AHBENR_FLASHEN_Pos (8U)
- #define RCC_AHBENR_FLASHEN_Msk (0x1UL << RCC_AHBENR_FLASHEN_Pos) /*!< 0x00000100 */
- #define RCC_AHBENR_FLASHEN RCC_AHBENR_FLASHEN_Msk
- #define RCC_AHBENR_SRAMEN_Pos (9U)
- #define RCC_AHBENR_SRAMEN_Msk (0x1UL << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000100 */
- #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk
- #define RCC_AHBENR_CRCEN_Pos (12U)
- #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */
- #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk
- /******************** Bit definition for RCC_APBENR1 register ***************/
- #define RCC_APBENR1_I2CEN_Pos (21U)
- #define RCC_APBENR1_I2CEN_Msk (0x1UL << RCC_APBENR1_I2CEN_Pos) /*!< 0x00200000 */
- #define RCC_APBENR1_I2CEN RCC_APBENR1_I2CEN_Msk
- #define RCC_APBENR1_DBGEN_Pos (27U)
- #define RCC_APBENR1_DBGEN_Msk (0x1UL << RCC_APBENR1_DBGEN_Pos) /*!< 0x08000000 */
- #define RCC_APBENR1_DBGEN RCC_APBENR1_DBGEN_Msk
- #define RCC_APBENR1_PWREN_Pos (28U)
- #define RCC_APBENR1_PWREN_Msk (0x1UL << RCC_APBENR1_PWREN_Pos) /*!< 0x10000000 */
- #define RCC_APBENR1_PWREN RCC_APBENR1_PWREN_Msk
- #define RCC_APBENR1_LPTIMEN_Pos (31U)
- #define RCC_APBENR1_LPTIMEN_Msk (0x1UL << RCC_APBENR1_LPTIMEN_Pos) /*!< 0x80000000 */
- #define RCC_APBENR1_LPTIMEN RCC_APBENR1_LPTIMEN_Msk
- /******************** Bit definition for RCC_APBENR2 register **************/
- #define RCC_APBENR2_SYSCFGEN_Pos (0U)
- #define RCC_APBENR2_SYSCFGEN_Msk (0x1UL << RCC_APBENR2_SYSCFGEN_Pos) /*!< 0x00000001 */
- #define RCC_APBENR2_SYSCFGEN RCC_APBENR2_SYSCFGEN_Msk
- #define RCC_APBENR2_TIM1EN_Pos (11U)
- #define RCC_APBENR2_TIM1EN_Msk (0x1UL << RCC_APBENR2_TIM1EN_Pos) /*!< 0x00000800 */
- #define RCC_APBENR2_TIM1EN RCC_APBENR2_TIM1EN_Msk
- #define RCC_APBENR2_SPI1EN_Pos (12U)
- #define RCC_APBENR2_SPI1EN_Msk (0x1UL << RCC_APBENR2_SPI1EN_Pos) /*!< 0x00001000 */
- #define RCC_APBENR2_SPI1EN RCC_APBENR2_SPI1EN_Msk
- #define RCC_APBENR2_USART1EN_Pos (14U)
- #define RCC_APBENR2_USART1EN_Msk (0x1UL << RCC_APBENR2_USART1EN_Pos) /*!< 0x00004000 */
- #define RCC_APBENR2_USART1EN RCC_APBENR2_USART1EN_Msk
- #define RCC_APBENR2_TIM14EN_Pos (15U)
- #define RCC_APBENR2_TIM14EN_Msk (0x1UL << RCC_APBENR2_TIM14EN_Pos) /*!< 0x00008000 */
- #define RCC_APBENR2_TIM14EN RCC_APBENR2_TIM14EN_Msk
- #define RCC_APBENR2_ADCEN_Pos (20U)
- #define RCC_APBENR2_ADCEN_Msk (0x1UL << RCC_APBENR2_ADCEN_Pos) /*!< 0x00100000 */
- #define RCC_APBENR2_ADCEN RCC_APBENR2_ADCEN_Msk
- #define RCC_APBENR2_COMP1EN_Pos (21U)
- #define RCC_APBENR2_COMP1EN_Msk (0x1UL << RCC_APBENR2_COMP1EN_Pos) /*!< 0x00200000 */
- #define RCC_APBENR2_COMP1EN RCC_APBENR2_COMP1EN_Msk
- #define RCC_APBENR2_COMP2EN_Pos (22U)
- #define RCC_APBENR2_COMP2EN_Msk (0x1UL << RCC_APBENR2_COMP2EN_Pos) /*!< 0x00400000 */
- #define RCC_APBENR2_COMP2EN RCC_APBENR2_COMP2EN_Msk
- /******************** Bit definition for RCC_CCIPR register ******************/
- #define RCC_CCIPR_COMP1SEL_Pos (10U)
- #define RCC_CCIPR_COMP1SEL_Msk (0x1UL << RCC_CCIPR_COMP1SEL_Pos) /*!< 0x00000400 */
- #define RCC_CCIPR_COMP1SEL RCC_CCIPR_COMP1SEL_Msk
- #define RCC_CCIPR_COMP2SEL_Pos (11U)
- #define RCC_CCIPR_COMP2SEL_Msk (0x1UL << RCC_CCIPR_COMP2SEL_Pos) /*!< 0x00000800 */
- #define RCC_CCIPR_COMP2SEL RCC_CCIPR_COMP2SEL_Msk
- #define RCC_CCIPR_LPTIMSEL_Pos (18U)
- #define RCC_CCIPR_LPTIMSEL_Msk (0x3UL << RCC_CCIPR_LPTIMSEL_Pos) /*!< 0x000C0000 */
- #define RCC_CCIPR_LPTIMSEL RCC_CCIPR_LPTIMSEL_Msk
- #define RCC_CCIPR_LPTIMSEL_0 (0x1UL << RCC_CCIPR_LPTIMSEL_Pos) /*!< 0x00040000 */
- #define RCC_CCIPR_LPTIMSEL_1 (0x2UL << RCC_CCIPR_LPTIMSEL_Pos) /*!< 0x00080000 */
- /******************** Bit definition for RCC_BDCR register ******************/
- #define RCC_BDCR_LSEON_Pos (0U)
- #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
- #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
- #define RCC_BDCR_LSERDY_Pos (1U)
- #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
- #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
- #define RCC_BDCR_LSEBYP_Pos (2U)
- #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
- #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
- #define RCC_BDCR_LSECSSON_Pos (5U)
- #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
- #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
- #define RCC_BDCR_LSECSSD_Pos (6U)
- #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
- #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
- #define RCC_BDCR_LSCOEN_Pos (24U)
- #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
- #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk
- #define RCC_BDCR_LSCOSEL_Pos (25U)
- #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
- #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk
- /******************** Bit definition for RCC_CSR register *******************/
- #define RCC_CSR_LSION_Pos (0U)
- #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
- #define RCC_CSR_LSION RCC_CSR_LSION_Msk
- #define RCC_CSR_LSIRDY_Pos (1U)
- #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
- #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
- #define RCC_CSR_NRST_FLTDIS_Pos (8U)
- #define RCC_CSR_NRST_FLTDIS_Msk (0x1UL << RCC_CSR_NRST_FLTDIS_Pos) /*!< 0x00000100 */
- #define RCC_CSR_NRST_FLTDIS RCC_CSR_NRST_FLTDIS_Msk
- #define RCC_CSR_RMVF_Pos (23U)
- #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
- #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
- #define RCC_CSR_OBLRSTF_Pos (25U)
- #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
- #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
- #define RCC_CSR_PINRSTF_Pos (26U)
- #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
- #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
- #define RCC_CSR_PWRRSTF_Pos (27U)
- #define RCC_CSR_PWRRSTF_Msk (0x1UL << RCC_CSR_PWRRSTF_Pos) /*!< 0x08000000 */
- #define RCC_CSR_PWRRSTF RCC_CSR_PWRRSTF_Msk
- #define RCC_CSR_SFTRSTF_Pos (28U)
- #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
- #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
- #define RCC_CSR_IWDGRSTF_Pos (29U)
- #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
- #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
- /******************** Bit definition for RCC_CSR register *******************/
- #define RCC_CSR_VREFBUF_TRIM_Pos (0U)
- #define RCC_CSR_VREFBUF_TRIM_Msk (0x1FUL << RCC_CSR_VREFBUF_TRIM_Pos) /*!< 0x0000001F */
- #define RCC_CSR_VREFBUF_TRIM RCC_CSR_VREFBUF_TRIM_Msk
- /******************************************************************************/
- /* */
- /* Serial Peripheral Interface (SPI) */
- /* */
- /******************************************************************************/
- /******************* Bit definition for SPI_CR1 register ********************/
- #define SPI_CR1_CPHA_Pos (0U)
- #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
- #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
- #define SPI_CR1_CPOL_Pos (1U)
- #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
- #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
- #define SPI_CR1_MSTR_Pos (2U)
- #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
- #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
- #define SPI_CR1_BR_Pos (3U)
- #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */
- #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
- #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */
- #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */
- #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */
- #define SPI_CR1_SPE_Pos (6U)
- #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
- #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
- #define SPI_CR1_LSBFIRST_Pos (7U)
- #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
- #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
- #define SPI_CR1_SSI_Pos (8U)
- #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
- #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
- #define SPI_CR1_SSM_Pos (9U)
- #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
- #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
- #define SPI_CR1_RXONLY_Pos (10U)
- #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
- #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
- #define SPI_CR1_DFF_Pos (11U)
- #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
- #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data frame format */
- #define SPI_CR1_BIDIOE_Pos (14U)
- #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
- #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
- #define SPI_CR1_BIDIMODE_Pos (15U)
- #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
- #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
- /******************* Bit definition for SPI_CR2 register ********************/
- #define SPI_CR2_SSOE_Pos (2U)
- #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
- #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
- #define SPI_CR2_CLRTXFIFO_Pos (4U)
- #define SPI_CR2_CLRTXFIFO_Msk (0x1UL << SPI_CR2_CLRTXFIFO_Pos) /*!< 0x00000010 */
- #define SPI_CR2_CLRTXFIFO SPI_CR2_CLRTXFIFO_Msk
- #define SPI_CR2_ERRIE_Pos (5U)
- #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
- #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
- #define SPI_CR2_RXNEIE_Pos (6U)
- #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
- #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
- #define SPI_CR2_TXEIE_Pos (7U)
- #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
- #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
- /******************** Bit definition for SPI_SR register ********************/
- #define SPI_SR_RXNE_Pos (0U)
- #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
- #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
- #define SPI_SR_TXE_Pos (1U)
- #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */
- #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
- #define SPI_SR_MODF_Pos (5U)
- #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */
- #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
- #define SPI_SR_OVR_Pos (6U)
- #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
- #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
- #define SPI_SR_BSY_Pos (7U)
- #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */
- #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
- #define SPI_SR_FRLVL_Pos (9U)
- #define SPI_SR_FRLVL_Msk (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
- #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
- #define SPI_SR_FTLVL_Pos (11U)
- #define SPI_SR_FTLVL_Msk (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
- #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
- /******************** Bit definition for SPI_DR register ********************/
- #define SPI_DR_DR_Pos (0U)
- #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
- #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
- /******************************************************************************/
- /* */
- /* System Configuration (SYSCFG) */
- /* */
- /******************************************************************************/
- /***************** Bit definition for SYSCFG_CFGR1 register ****************/
- #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
- #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
- #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
- #define SYSCFG_CFGR1_MEM_MODE_0 (0x1UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
- #define SYSCFG_CFGR1_MEM_MODE_1 (0x2UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
- #define SYSCFG_CFGR1_TIM1_IC1_SRC_Pos (2U)
- #define SYSCFG_CFGR1_TIM1_IC1_SRC_Msk (0x3UL << SYSCFG_CFGR1_TIM1_IC1_SRC_Pos) /*!< 0x0000000C */
- #define SYSCFG_CFGR1_TIM1_IC1_SRC SYSCFG_CFGR1_TIM1_IC1_SRC_Msk
- #define SYSCFG_CFGR1_TIM1_IC1_SRC_0 (0x1UL << SYSCFG_CFGR1_TIM1_IC1_SRC_Pos) /*!< 0x00000004 */
- #define SYSCFG_CFGR1_TIM1_IC1_SRC_1 (0x2UL << SYSCFG_CFGR1_TIM1_IC1_SRC_Pos) /*!< 0x00000008 */
- #define SYSCFG_CFGR1_COMP1_OCREF_CLR_TIM1_Pos (4U)
- #define SYSCFG_CFGR1_COMP1_OCREF_CLR_TIM1_Msk (0x1UL << SYSCFG_CFGR1_COMP1_OCREF_CLR_TIM1_Pos) /*!< 0x00000010 */
- #define SYSCFG_CFGR1_COMP1_OCREF_CLR_TIM1 SYSCFG_CFGR1_COMP1_OCREF_CLR_TIM1_Msk /*!< COMP1 */
- #define SYSCFG_CFGR1_COMP2_OCREF_CLR_TIM1_Pos (5U)
- #define SYSCFG_CFGR1_COMP2_OCREF_CLR_TIM1_Msk (0x1UL << SYSCFG_CFGR1_COMP2_OCREF_CLR_TIM1_Pos) /*!< 0x00000020 */
- #define SYSCFG_CFGR1_COMP2_OCREF_CLR_TIM1 SYSCFG_CFGR1_COMP2_OCREF_CLR_TIM1_Msk /*!< COMP2 */
- #define SYSCFG_CFGR1_I2C_PA2_FMP_Pos (16U)
- #define SYSCFG_CFGR1_I2C_PA2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PA2_FMP_Pos) /*!< 0x00010000 */
- #define SYSCFG_CFGR1_I2C_PA2_FMP SYSCFG_CFGR1_I2C_PA2_FMP_Msk /*!< PA2 FMP */
- #define SYSCFG_CFGR1_I2C_PB3_FMP_Pos (17U)
- #define SYSCFG_CFGR1_I2C_PB3_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB3_FMP_Pos) /*!< 0x00020000 */
- #define SYSCFG_CFGR1_I2C_PB3_FMP SYSCFG_CFGR1_I2C_PB3_FMP_Msk /*!< PB3 FMP */
- #define SYSCFG_CFGR1_I2C_PB4_FMP_Pos (18U)
- #define SYSCFG_CFGR1_I2C_PB4_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB4_FMP_Pos) /*!< 0x00400000 */
- #define SYSCFG_CFGR1_I2C_PB4_FMP SYSCFG_CFGR1_I2C_PB4_FMP_Msk /*!< PB4 FMP */
- #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (19U)
- #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00200000 */
- #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< PB6 FMP */
- /****************** Bit definition for SYSCFG_CFGR2 register ****************/
- #define SYSCFG_CFGR2_LOCKUP_LOCK_Pos (0U)
- #define SYSCFG_CFGR2_LOCKUP_LOCK_Msk (0x1UL << SYSCFG_CFGR2_LOCKUP_LOCK_Pos) /*!< 0x00000001 */
- #define SYSCFG_CFGR2_LOCKUP_LOCK SYSCFG_CFGR2_LOCKUP_LOCK_Msk /*!< Enables and locks the LOCKUP_LOCK (Hardfault) output of CortexM0 with Break Input of TIMER1 */
- #define SYSCFG_CFGR2_COMP1_BRK_TIM1_Pos (3U)
- #define SYSCFG_CFGR2_COMP1_BRK_TIM1_Msk (0x1UL << SYSCFG_CFGR2_COMP1_BRK_TIM1_Pos) /*!< 0x00000008 */
- #define SYSCFG_CFGR2_COMP1_BRK_TIM1 SYSCFG_CFGR2_COMP1_BRK_TIM1_Msk /*!< COMP1_BRK_TIM1 */
- #define SYSCFG_CFGR2_COMP2_BRK_TIM1_Pos (4U)
- #define SYSCFG_CFGR2_COMP2_BRK_TIM1_Msk (0x1UL << SYSCFG_CFGR2_COMP2_BRK_TIM1_Pos) /*!< 0x00000010 */
- #define SYSCFG_CFGR2_COMP2_BRK_TIM1 SYSCFG_CFGR2_COMP2_BRK_TIM1_Msk /*!< COMP2_BRK_TIM1 */
- #define SYSCFG_CFGR2_ETR_SRC_TIM1_Pos (9U)
- #define SYSCFG_CFGR2_ETR_SRC_TIM1_Msk (0x3UL << SYSCFG_CFGR2_ETR_SRC_TIM1_Pos) /*!< 0x00000600 */
- #define SYSCFG_CFGR2_ETR_SRC_TIM1 SYSCFG_CFGR2_ETR_SRC_TIM1_Msk /*!< ETR_SRC_TIM1 */
- #define SYSCFG_CFGR2_ETR_SRC_TIM1_0 (0x1UL << SYSCFG_CFGR2_ETR_SRC_TIM1_Pos)
- #define SYSCFG_CFGR2_ETR_SRC_TIM1_1 (0x2UL << SYSCFG_CFGR2_ETR_SRC_TIM1_Pos)
- /***************** Bit definition for GPIO_ENS register ************************/
- #define SYSCFG_GPIO_ENS_PA_ENS_Pos (0U)
- #define SYSCFG_GPIO_ENS_PA_ENS_Msk (0xFFUL << SYSCFG_GPIO_ENS_PA_ENS_Pos) /*!< 0x000000FF */
- #define SYSCFG_GPIO_ENS_PA_ENS SYSCFG_GPIO_ENS_PA_ENS_Msk /*!< PA_ENS[7:0] bits (desc PA_ENS) */
- #define SYSCFG_GPIO_ENS_PA0_ENS (0x1UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PA1_ENS (0x2UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PA2_ENS (0x4UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PA3_ENS (0x8UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PA4_ENS (0x10UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PA5_ENS (0x20UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PA6_ENS (0x40UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PA7_ENS (0x80UL << SYSCFG_GPIO_ENS_PA_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PB_ENS_Pos (8U)
- #define SYSCFG_GPIO_ENS_PB_ENS_Msk (0xFFUL << SYSCFG_GPIO_ENS_PB_ENS_Pos) /*!< 0x0000FF00 */
- #define SYSCFG_GPIO_ENS_PB_ENS SYSCFG_GPIO_ENS_PB_ENS_Msk /*!< PB_ENS[15:8] bits (desc PB_ENS) */
- #define SYSCFG_GPIO_ENS_PB0_ENS (0x1UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PB1_ENS (0x2UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PB2_ENS (0x4UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PB3_ENS (0x8UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PB4_ENS (0x10UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PB5_ENS (0x20UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PB6_ENS (0x40UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PB7_ENS (0x80UL << SYSCFG_GPIO_ENS_PB_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PC_ENS_Pos (16U)
- #define SYSCFG_GPIO_ENS_PC_ENS_Msk (0x3UL << SYSCFG_GPIO_ENS_PC_ENS_Pos) /*!< 0x00030000 */
- #define SYSCFG_GPIO_ENS_PC_ENS SYSCFG_GPIO_ENS_PC_ENS_Msk /*!< PC_ENS[17:16] bits (desc PC_ENS) */
- #define SYSCFG_GPIO_ENS_PC0_ENS (0x1UL << SYSCFG_GPIO_ENS_PC_ENS_Pos)
- #define SYSCFG_GPIO_ENS_PC1_ENS (0x2UL << SYSCFG_GPIO_ENS_PC_ENS_Pos)
- /*****************************************************************************/
- /* */
- /* Timers (TIM) */
- /* */
- /*****************************************************************************/
- /******************* Bit definition for TIM_CR1 register *******************/
- #define TIM_CR1_CEN_Pos (0U)
- #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
- #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
- #define TIM_CR1_UDIS_Pos (1U)
- #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
- #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
- #define TIM_CR1_URS_Pos (2U)
- #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
- #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
- #define TIM_CR1_OPM_Pos (3U)
- #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
- #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
- #define TIM_CR1_DIR_Pos (4U)
- #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
- #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
- #define TIM_CR1_CMS_Pos (5U)
- #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
- #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
- #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
- #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
- #define TIM_CR1_ARPE_Pos (7U)
- #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
- #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
- #define TIM_CR1_CKD_Pos (8U)
- #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
- #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
- #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
- #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
- /******************* Bit definition for TIM_CR2 register *******************/
- #define TIM_CR2_CCPC_Pos (0U)
- #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
- #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
- #define TIM_CR2_CCUS_Pos (2U)
- #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
- #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
- #define TIM_CR2_MMS_Pos (4U)
- #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
- #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
- #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
- #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
- #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
- #define TIM_CR2_TI1S_Pos (7U)
- #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
- #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
- #define TIM_CR2_OIS1_Pos (8U)
- #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
- #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
- #define TIM_CR2_OIS1N_Pos (9U)
- #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
- #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
- #define TIM_CR2_OIS2_Pos (10U)
- #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
- #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
- #define TIM_CR2_OIS2N_Pos (11U)
- #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
- #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
- #define TIM_CR2_OIS3_Pos (12U)
- #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
- #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
- #define TIM_CR2_OIS3N_Pos (13U)
- #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
- #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
- #define TIM_CR2_OIS4_Pos (14U)
- #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
- #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
- /******************* Bit definition for TIM_SMCR register ******************/
- #define TIM_SMCR_SMS_Pos (0U)
- #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
- #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
- #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
- #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
- #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
- #define TIM_SMCR_OCCS_Pos (3U)
- #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
- #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
- #define TIM_SMCR_TS_Pos (4U)
- #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
- #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
- #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
- #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
- #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
- #define TIM_SMCR_MSM_Pos (7U)
- #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
- #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
- #define TIM_SMCR_ETF_Pos (8U)
- #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
- #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
- #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
- #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
- #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
- #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
- #define TIM_SMCR_ETPS_Pos (12U)
- #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
- #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
- #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
- #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
- #define TIM_SMCR_ECE_Pos (14U)
- #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
- #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
- #define TIM_SMCR_ETP_Pos (15U)
- #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
- #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
- /******************* Bit definition for TIM_DIER register ******************/
- #define TIM_DIER_UIE_Pos (0U)
- #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
- #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
- #define TIM_DIER_CC1IE_Pos (1U)
- #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
- #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
- #define TIM_DIER_CC2IE_Pos (2U)
- #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
- #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
- #define TIM_DIER_CC3IE_Pos (3U)
- #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
- #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
- #define TIM_DIER_CC4IE_Pos (4U)
- #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
- #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
- #define TIM_DIER_COMIE_Pos (5U)
- #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
- #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
- #define TIM_DIER_TIE_Pos (6U)
- #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
- #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
- #define TIM_DIER_BIE_Pos (7U)
- #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
- #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
- /******************** Bit definition for TIM_SR register *******************/
- #define TIM_SR_UIF_Pos (0U)
- #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
- #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
- #define TIM_SR_CC1IF_Pos (1U)
- #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
- #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
- #define TIM_SR_CC2IF_Pos (2U)
- #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
- #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
- #define TIM_SR_CC3IF_Pos (3U)
- #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
- #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
- #define TIM_SR_CC4IF_Pos (4U)
- #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
- #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
- #define TIM_SR_COMIF_Pos (5U)
- #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
- #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
- #define TIM_SR_TIF_Pos (6U)
- #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
- #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
- #define TIM_SR_BIF_Pos (7U)
- #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
- #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
- #define TIM_SR_CC1OF_Pos (9U)
- #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
- #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
- #define TIM_SR_CC2OF_Pos (10U)
- #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
- #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
- #define TIM_SR_CC3OF_Pos (11U)
- #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
- #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
- #define TIM_SR_CC4OF_Pos (12U)
- #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
- #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
- #define TIM_SR_IC1IR_Pos (16U)
- #define TIM_SR_IC1IR_Msk (0x1UL << TIM_SR_IC1IR_Pos) /*!< 0x00010000 */
- #define TIM_SR_IC1IR TIM_SR_IC1IR_Msk /*!< desc IC1IR */
- #define TIM_SR_IC2IR_Pos (17U)
- #define TIM_SR_IC2IR_Msk (0x1UL << TIM_SR_IC2IR_Pos) /*!< 0x00020000 */
- #define TIM_SR_IC2IR TIM_SR_IC2IR_Msk /*!< desc IC2IR */
- #define TIM_SR_IC3IR_Pos (18U)
- #define TIM_SR_IC3IR_Msk (0x1UL << TIM_SR_IC3IR_Pos) /*!< 0x00040000 */
- #define TIM_SR_IC3IR TIM_SR_IC3IR_Msk /*!< desc IC3IR */
- #define TIM_SR_IC4IR_Pos (19U)
- #define TIM_SR_IC4IR_Msk (0x1UL << TIM_SR_IC4IR_Pos) /*!< 0x00080000 */
- #define TIM_SR_IC4IR TIM_SR_IC4IR_Msk /*!< desc IC4IR */
- #define TIM_SR_IC1IF_Pos (20U)
- #define TIM_SR_IC1IF_Msk (0x1UL << TIM_SR_IC1IF_Pos) /*!< 0x00100000 */
- #define TIM_SR_IC1IF TIM_SR_IC1IF_Msk /*!< desc IC1IF */
- #define TIM_SR_IC2IF_Pos (21U)
- #define TIM_SR_IC2IF_Msk (0x1UL << TIM_SR_IC2IF_Pos) /*!< 0x00200000 */
- #define TIM_SR_IC2IF TIM_SR_IC2IF_Msk /*!< desc IC2IF */
- #define TIM_SR_IC3IF_Pos (22U)
- #define TIM_SR_IC3IF_Msk (0x1UL << TIM_SR_IC3IR_Pos) /*!< 0x00400000 */
- #define TIM_SR_IC3IF TIM_SR_IC3IF_Msk /*!< desc IC3IF */
- #define TIM_SR_IC4IF_Pos (23U)
- #define TIM_SR_IC4IF_Msk (0x1UL << TIM_SR_IC4IR_Pos) /*!< 0x00800000 */
- #define TIM_SR_IC4IF TIM_SR_IC4IF_Msk /*!< desc IC4IF */
- /******************* Bit definition for TIM_EGR register *******************/
- #define TIM_EGR_UG_Pos (0U)
- #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
- #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
- #define TIM_EGR_CC1G_Pos (1U)
- #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
- #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
- #define TIM_EGR_CC2G_Pos (2U)
- #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
- #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
- #define TIM_EGR_CC3G_Pos (3U)
- #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
- #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
- #define TIM_EGR_CC4G_Pos (4U)
- #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
- #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
- #define TIM_EGR_COMG_Pos (5U)
- #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
- #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
- #define TIM_EGR_TG_Pos (6U)
- #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
- #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
- #define TIM_EGR_BG_Pos (7U)
- #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
- #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
- /****************** Bit definition for TIM_CCMR1 register ******************/
- #define TIM_CCMR1_CC1S_Pos (0U)
- #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
- #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
- #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
- #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
- #define TIM_CCMR1_OC1FE_Pos (2U)
- #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
- #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
- #define TIM_CCMR1_OC1PE_Pos (3U)
- #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
- #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
- #define TIM_CCMR1_OC1M_Pos (4U)
- #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
- #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
- #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
- #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
- #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
- #define TIM_CCMR1_OC1CE_Pos (7U)
- #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
- #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
- #define TIM_CCMR1_CC2S_Pos (8U)
- #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
- #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
- #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
- #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
- #define TIM_CCMR1_OC2FE_Pos (10U)
- #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
- #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
- #define TIM_CCMR1_OC2PE_Pos (11U)
- #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
- #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
- #define TIM_CCMR1_OC2M_Pos (12U)
- #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
- #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
- #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
- #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
- #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
- #define TIM_CCMR1_OC2CE_Pos (15U)
- #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
- #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
- /*---------------------------------------------------------------------------*/
- #define TIM_CCMR1_IC1PSC_Pos (2U)
- #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
- #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
- #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
- #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
- #define TIM_CCMR1_IC1F_Pos (4U)
- #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
- #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
- #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
- #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
- #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
- #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
- #define TIM_CCMR1_IC2PSC_Pos (10U)
- #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
- #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
- #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
- #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
- #define TIM_CCMR1_IC2F_Pos (12U)
- #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
- #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
- #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
- #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
- #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
- #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
- /****************** Bit definition for TIM_CCMR2 register ******************/
- #define TIM_CCMR2_CC3S_Pos (0U)
- #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
- #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
- #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
- #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
- #define TIM_CCMR2_OC3FE_Pos (2U)
- #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
- #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
- #define TIM_CCMR2_OC3PE_Pos (3U)
- #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
- #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
- #define TIM_CCMR2_OC3M_Pos (4U)
- #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
- #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
- #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
- #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
- #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
- #define TIM_CCMR2_OC3CE_Pos (7U)
- #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
- #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
- #define TIM_CCMR2_CC4S_Pos (8U)
- #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
- #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
- #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
- #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
- #define TIM_CCMR2_OC4FE_Pos (10U)
- #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
- #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
- #define TIM_CCMR2_OC4PE_Pos (11U)
- #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
- #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
- #define TIM_CCMR2_OC4M_Pos (12U)
- #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
- #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
- #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
- #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
- #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
- #define TIM_CCMR2_OC4CE_Pos (15U)
- #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
- #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
- /*---------------------------------------------------------------------------*/
- #define TIM_CCMR2_IC3PSC_Pos (2U)
- #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
- #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
- #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
- #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
- #define TIM_CCMR2_IC3F_Pos (4U)
- #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
- #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
- #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
- #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
- #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
- #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
- #define TIM_CCMR2_IC4PSC_Pos (10U)
- #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
- #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
- #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
- #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
- #define TIM_CCMR2_IC4F_Pos (12U)
- #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
- #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
- #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
- #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
- #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
- #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
- /******************* Bit definition for TIM_CCER register ******************/
- #define TIM_CCER_CC1E_Pos (0U)
- #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
- #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
- #define TIM_CCER_CC1P_Pos (1U)
- #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
- #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
- #define TIM_CCER_CC1NE_Pos (2U)
- #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
- #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
- #define TIM_CCER_CC1NP_Pos (3U)
- #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
- #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
- #define TIM_CCER_CC2E_Pos (4U)
- #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
- #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
- #define TIM_CCER_CC2P_Pos (5U)
- #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
- #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
- #define TIM_CCER_CC2NE_Pos (6U)
- #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
- #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
- #define TIM_CCER_CC2NP_Pos (7U)
- #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
- #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
- #define TIM_CCER_CC3E_Pos (8U)
- #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
- #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
- #define TIM_CCER_CC3P_Pos (9U)
- #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
- #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
- #define TIM_CCER_CC3NE_Pos (10U)
- #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
- #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
- #define TIM_CCER_CC3NP_Pos (11U)
- #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
- #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
- #define TIM_CCER_CC4E_Pos (12U)
- #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
- #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
- #define TIM_CCER_CC4P_Pos (13U)
- #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
- #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
- /******************* Bit definition for TIM_CNT register *******************/
- #define TIM_CNT_CNT_Pos (0U)
- #define TIM_CNT_CNT_Msk (0xFFFFUL << TIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
- #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
- /******************* Bit definition for TIM_PSC register *******************/
- #define TIM_PSC_PSC_Pos (0U)
- #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
- #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
- /******************* Bit definition for TIM_ARR register *******************/
- #define TIM_ARR_ARR_Pos (0U)
- #define TIM_ARR_ARR_Msk (0xFFFFUL << TIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
- #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
- /******************* Bit definition for TIM_RCR register *******************/
- #define TIM_RCR_REP_Pos (0U)
- #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */
- #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
- /******************* Bit definition for TIM_CCR1 register ******************/
- #define TIM_CCR1_CCR1_Pos (0U)
- #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
- #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
- /******************* Bit definition for TIM_CCR2 register ******************/
- #define TIM_CCR2_CCR2_Pos (0U)
- #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
- #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
- /******************* Bit definition for TIM_CCR3 register ******************/
- #define TIM_CCR3_CCR3_Pos (0U)
- #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
- #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
- /******************* Bit definition for TIM_CCR4 register ******************/
- #define TIM_CCR4_CCR4_Pos (0U)
- #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
- #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
- /******************* Bit definition for TIM_BDTR register ******************/
- #define TIM_BDTR_DTG_Pos (0U)
- #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
- #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
- #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
- #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
- #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
- #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
- #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
- #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
- #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
- #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
- #define TIM_BDTR_LOCK_Pos (8U)
- #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
- #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
- #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
- #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
- #define TIM_BDTR_OSSI_Pos (10U)
- #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
- #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
- #define TIM_BDTR_OSSR_Pos (11U)
- #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
- #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
- #define TIM_BDTR_BKE_Pos (12U)
- #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
- #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
- #define TIM_BDTR_BKP_Pos (13U)
- #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
- #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
- #define TIM_BDTR_AOE_Pos (14U)
- #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
- #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
- #define TIM_BDTR_MOE_Pos (15U)
- #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
- #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
- /******************* Bit definition for TIM14_OR register *******************/
- #define TIM14_OR_TI1_RMP_Pos (0U)
- #define TIM14_OR_TI1_RMP_Msk (0x3UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000003 */
- #define TIM14_OR_TI1_RMP TIM14_OR_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */
- #define TIM14_OR_TI1_RMP_0 (0x1UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000001 */
- #define TIM14_OR_TI1_RMP_1 (0x2UL << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000002 */
- /******************************************************************************/
- /* */
- /* Low Power Timer (LPTIM) */
- /* */
- /******************************************************************************/
- /****************** Bit definition for LPTIM_ISR register *******************/
- #define LPTIM_ISR_ARRM_Pos (1U)
- #define LPTIM_ISR_ARRM_Msk (0x1UL << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
- #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
- #define LPTIM_ISR_ARROK_Pos (4U)
- #define LPTIM_ISR_ARROK_Msk (0x1UL << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
- #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Automatic overload register update OK */
- /****************** Bit definition for LPTIM_ICR register *******************/
- #define LPTIM_ICR_ARRMCF_Pos (1U)
- #define LPTIM_ICR_ARRMCF_Msk (0x1UL << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
- #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
- #define LPTIM_ICR_ARROKCF_Pos (4U)
- #define LPTIM_ICR_ARROKCF_Msk (0x1UL << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
- #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Auto overload register update OK clear flag */
- /****************** Bit definition for LPTIM_IER register ********************/
- #define LPTIM_IER_ARRMIE_Pos (1U)
- #define LPTIM_IER_ARRMIE_Msk (0x1UL << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
- #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
- #define LPTIM_IER_ARROKIE_Pos (4U)
- #define LPTIM_IER_ARROKIE_Msk (0x1UL << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
- #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Auto overload register update OK interrupt enabled */
- /****************** Bit definition for LPTIM_CFGR register *******************/
- #define LPTIM_CFGR_PRESC_Pos (9U)
- #define LPTIM_CFGR_PRESC_Msk (0x7UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
- #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
- #define LPTIM_CFGR_PRESC_0 (0x1UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
- #define LPTIM_CFGR_PRESC_1 (0x2UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
- #define LPTIM_CFGR_PRESC_2 (0x4UL << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
- #define LPTIM_CFGR_PRELOAD_Pos (22U)
- #define LPTIM_CFGR_PRELOAD_Msk (0x1UL << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
- #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
- /****************** Bit definition for LPTIM_CR register ********************/
- #define LPTIM_CR_ENABLE_Pos (0U)
- #define LPTIM_CR_ENABLE_Msk (0x1UL << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
- #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
- #define LPTIM_CR_SNGSTRT_Pos (1U)
- #define LPTIM_CR_SNGSTRT_Msk (0x1UL << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
- #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
- #define LPTIM_CR_CNTSTRT_Pos (2U)
- #define LPTIM_CR_CNTSTRT_Msk (0x1UL << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
- #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continue mode */
- #define LPTIM_CR_COUNTRST_Pos (3U)
- #define LPTIM_CR_COUNTRST_Msk (0x1UL << LPTIM_CR_COUNTRST_Pos) /*!< 0x0000008 */
- #define LPTIM_CR_COUNTRST LPTIM_CR_COUNTRST_Msk /*!< The counter resets */
- #define LPTIM_CR_RSTARE_Pos (4U)
- #define LPTIM_CR_RSTARE_Msk (0x1UL << LPTIM_CR_RSTARE_Pos) /*!< 0x00000010 */
- #define LPTIM_CR_RSTARE LPTIM_CR_RSTARE_Msk /*!< Reset after read enable */
- /****************** Bit definition for LPTIM_ARR register *******************/
- #define LPTIM_ARR_ARR_Pos (0U)
- #define LPTIM_ARR_ARR_Msk (0xFFFFUL << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
- #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
- /****************** Bit definition for LPTIM_CNT register *******************/
- #define LPTIM_CNT_CNT_Pos (0U)
- #define LPTIM_CNT_CNT_Msk (0xFFFFUL << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
- #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
- /******************************************************************************/
- /* */
- /* Analog Comparators (COMP) */
- /* */
- /******************************************************************************/
- /********************** Bit definition for COMP_CSR register ****************/
- #define COMP_CSR_EN_Pos (0U)
- #define COMP_CSR_EN_Msk (0x1UL << COMP_CSR_EN_Pos) /*!< 0x00000001 */
- #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */
- #define COMP_CSR_COMP1_EN COMP_CSR_EN
- #define COMP_CSR_COMP2_EN COMP_CSR_EN
- #define COMP_CSR_INNSEL_Pos (5U)
- #define COMP_CSR_INNSEL_Msk (0x1UL << COMP_CSR_INNSEL_Pos) /*!< 0x00000020 */
- #define COMP_CSR_INNSEL COMP_CSR_INNSEL_Msk /*!< COMP negative input select */
- #define COMP_CSR_INPSEL_Pos (9U)
- #define COMP_CSR_INPSEL_Msk (0x1UL << COMP_CSR_INPSEL_Pos) /*!< 0x00000020 */
- #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< COMP negative input select */
- #define COMP_CSR_WINMODE_Pos (11U)
- #define COMP_CSR_WINMODE_Msk (0x1UL << COMP_CSR_WINMODE_Pos) /*!< 0x00000800 */
- #define COMP_CSR_WINMODE COMP_CSR_WINMODE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
- #define COMP_CSR_POLARITY_Pos (15U)
- #define COMP_CSR_POLARITY_Msk (0x1UL << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */
- #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */
- #define COMP_CSR_COMP_VCDIV_Pos (22U)
- #define COMP_CSR_COMP_VCDIV_Msk (0xFUL << COMP_CSR_COMP_VCDIV_Pos) /*!< 0x00008000 */
- #define COMP_CSR_COMP_VCDIV COMP_CSR_COMP_VCDIV_Msk /*!< VREFCMP voltage divider configuration, VREFCMP is divided from reference source */
- #define COMP_CSR_COMP_VCDIV_0 (0x1UL << COMP_CSR_COMP_VCDIV_Pos) /*!< 0x00400000 */
- #define COMP_CSR_COMP_VCDIV_1 (0x2UL << COMP_CSR_COMP_VCDIV_Pos) /*!< 0x00800000 */
- #define COMP_CSR_COMP_VCDIV_2 (0x4UL << COMP_CSR_COMP_VCDIV_Pos) /*!< 0x00C00000 */
- #define COMP_CSR_COMP_VCDIV_3 (0x8UL << COMP_CSR_COMP_VCDIV_Pos) /*!< 0x01000000 */
- #define COMP_CSR_COMP_VCDIV_EN_Pos (26U)
- #define COMP_CSR_COMP_VCDIV_EN_Msk (0x1UL << COMP_CSR_COMP_VCDIV_EN_Pos) /*!< 0x04000000 */
- #define COMP_CSR_COMP_VCDIV_EN COMP_CSR_COMP_VCDIV_EN_Msk /*!< VREFCMP enable, active high. */
- #define COMP_CSR_COMP_VCSEL_Pos (27U)
- #define COMP_CSR_COMP_VCSEL_Msk (0x1UL << COMP_CSR_COMP_VCSEL_Pos) /*!< 0x08000000 */
- #define COMP_CSR_COMP_VCSEL COMP_CSR_COMP_VCSEL_Msk /*!< VREFCMP reference source selection */
- #define COMP_CSR_COMP_OUT_Pos (30U)
- #define COMP_CSR_COMP_OUT_Msk (0x1UL << COMP_CSR_COMP_OUT_Pos) /*!< 0x40000000 */
- #define COMP_CSR_COMP_OUT COMP_CSR_COMP_OUT_Msk
- /********************** Bit definition for COMP_FR register ****************/
- #define COMP_FR_FLTEN_Pos (0U)
- #define COMP_FR_FLTEN_Msk (0x1UL << COMP_FR_FLTEN_Pos) /*!< 0x00000001 */
- #define COMP_FR_FLTEN COMP_FR_FLTEN_Msk /*!< Comparator filter enable */
- #define COMP_FR_FLTCNT_Pos (16U)
- #define COMP_FR_FLTCNT_Msk (0xFFFFUL << COMP_FR_FLTCNT_Pos) /*!< 0xFFFF0000 */
- #define COMP_FR_FLTCNT COMP_FR_FLTCNT_Msk /*!< Comparator filter counter */
- /******************************************************************************/
- /* */
- /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
- /* */
- /******************************************************************************/
- /******************* Bit definition for USART_SR register *******************/
- #define USART_SR_PE_Pos (0U)
- #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos) /*!< 0x00000001 */
- #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */
- #define USART_SR_FE_Pos (1U)
- #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos) /*!< 0x00000002 */
- #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */
- #define USART_SR_NE_Pos (2U)
- #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos) /*!< 0x00000004 */
- #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */
- #define USART_SR_ORE_Pos (3U)
- #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos) /*!< 0x00000008 */
- #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */
- #define USART_SR_IDLE_Pos (4U)
- #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos) /*!< 0x00000010 */
- #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */
- #define USART_SR_RXNE_Pos (5U)
- #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos) /*!< 0x00000020 */
- #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */
- #define USART_SR_TC_Pos (6U)
- #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos) /*!< 0x00000040 */
- #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */
- #define USART_SR_TXE_Pos (7U)
- #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos) /*!< 0x00000080 */
- #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */
- #define USART_SR_CTS_Pos (9U)
- #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos) /*!< 0x00000200 */
- #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */
- #define USART_SR_ABRF_Pos (10U)
- #define USART_SR_ABRF_Msk (0x1UL << USART_SR_ABRF_Pos) /*!< 0x00000400 */
- #define USART_SR_ABRF USART_SR_ABRF_Msk /*!< Auto brr detection Flag */
- #define USART_SR_ABRE_Pos (11U)
- #define USART_SR_ABRE_Msk (0x1UL << USART_SR_ABRE_Pos) /*!< 0x00000800 */
- #define USART_SR_ABRE USART_SR_ABRE_Msk /*!< Auto brr detection err Flag */
- #define USART_SR_ABRRQ_Pos (12U)
- #define USART_SR_ABRRQ_Msk (0x1UL << USART_SR_ABRRQ_Pos) /*!< 0x00001000 */
- #define USART_SR_ABRRQ USART_SR_ABRRQ_Msk /*!< Auto brr detection err Flag */
- /******************* Bit definition for USART_DR register *******************/
- #define USART_DR_DR_Pos (0U)
- #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos) /*!< 0x000001FF */
- #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */
- /****************** Bit definition for USART_BRR register *******************/
- #define USART_BRR_DIV_Fraction_Pos (0U)
- #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */
- #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!< Fraction of USARTDIV */
- #define USART_BRR_DIV_Mantissa_Pos (4U)
- #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */
- #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!< Mantissa of USARTDIV */
- /****************** Bit definition for USART_CR1 register *******************/
- #define USART_CR1_RWU_Pos (1U)
- #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos) /*!< 0x00000002 */
- #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */
- #define USART_CR1_RE_Pos (2U)
- #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
- #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
- #define USART_CR1_TE_Pos (3U)
- #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
- #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
- #define USART_CR1_IDLEIE_Pos (4U)
- #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
- #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
- #define USART_CR1_RXNEIE_Pos (5U)
- #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
- #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
- #define USART_CR1_TCIE_Pos (6U)
- #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
- #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
- #define USART_CR1_TXEIE_Pos (7U)
- #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
- #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< des TXEIE */
- #define USART_CR1_PEIE_Pos (8U)
- #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
- #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< des PEIE */
- #define USART_CR1_PS_Pos (9U)
- #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
- #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
- #define USART_CR1_PCE_Pos (10U)
- #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
- #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
- #define USART_CR1_WAKE_Pos (11U)
- #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
- #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */
- #define USART_CR1_M_Pos (12U)
- #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */
- #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
- #define USART_CR1_UE_Pos (13U)
- #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00002000 */
- #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
- /****************** Bit definition for USART_CR2 register *******************/
- #define USART_CR2_ADD_Pos (0U)
- #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos) /*!< 0x0000000F */
- #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
- #define USART_CR2_LBCL_Pos (8U)
- #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
- #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
- #define USART_CR2_CPHA_Pos (9U)
- #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
- #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
- #define USART_CR2_CPOL_Pos (10U)
- #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
- #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
- #define USART_CR2_CLKEN_Pos (11U)
- #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
- #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
- #define USART_CR2_STOP_Pos (13U)
- #define USART_CR2_STOP_Msk (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */
- #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP bits*/
- /****************** Bit definition for USART_CR3 register *******************/
- #define USART_CR3_EIE_Pos (0U)
- #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
- #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
- #define USART_CR3_HDSEL_Pos (3U)
- #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
- #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
- #define USART_CR3_RTSE_Pos (8U)
- #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
- #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
- #define USART_CR3_CTSE_Pos (9U)
- #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
- #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
- #define USART_CR3_CTSIE_Pos (10U)
- #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
- #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
- #define USART_CR3_OVER8_Pos (11U)
- #define USART_CR3_OVER8_Msk (0x1UL <<USART_CR3_OVER8_Pos)
- #define USART_CR3_OVER8 USART_CR3_OVER8_Msk
- #define USART_CR3_ABREN_Pos (12U)
- #define USART_CR3_ABREN_Msk (0x1UL <<USART_CR3_ABREN_Pos)
- #define USART_CR3_ABREN USART_CR3_ABREN_Msk
- #define USART_CR3_ABRMODE_Pos (13U)
- #define USART_CR3_ABRMODE_Msk (0x3UL <<USART_CR3_ABRMODE_Pos)
- #define USART_CR3_ABRMODE USART_CR3_ABRMODE_Msk
- #define USART_CR3_ABRMODE_0 (0x1UL <<USART_CR3_ABRMODE_Pos)
- #define USART_CR3_ABRMODE_1 (0x2UL <<USART_CR3_ABRMODE_Pos)
- /** @addtogroup Exported_macros
- * @{
- */
- /******************************* ADC Instances ********************************/
- #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
- #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC)
- /****************************** COMP Instances ********************************/
- #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
- ((INSTANCE) == COMP2))
- /******************************* CRC Instances ********************************/
- #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
- /******************************* GPIO Instances *******************************/
- #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
- ((INSTANCE) == GPIOB) || \
- ((INSTANCE) == GPIOC))
- /********************** GPIO Alternate Function Instances *********************/
- #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
- /**************************** GPIO Lock Instances *****************************/
- #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
- /******************************** I2C Instances *******************************/
- #define IS_I2C_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C)
- /************************ I2C WAKEUP FROMSTOP Instances ***********************/
- #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C))
- /****************************** IWDG Instances ********************************/
- #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
- /****************** LPTIM Instances : All supported instances *****************/
- #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM)
- /****************** LPTIM Instances : All supported instances *****************/
- #define IS_LPTIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM)
- /******************************** SPI Instances *******************************/
- #define IS_SPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1)
- /****************** TIM Instances : All supported instances *******************/
- #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM14))
- /****************** TIM Instances : supporting the break function *************/
- #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM14))
- /************** TIM Instances : supporting Break source selection *************/
- #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM14))
- /****************** TIM Instances : supporting 2 break inputs *****************/
- #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /************* TIM Instances : at least 1 capture/compare channel *************/
- #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM14))
- /************ TIM Instances : at least 2 capture/compare channels *************/
- #define IS_TIM_CC2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /************ TIM Instances : at least 3 capture/compare channels *************/
- #define IS_TIM_CC3_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /************ TIM Instances : at least 4 capture/compare channels *************/
- #define IS_TIM_CC4_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****************** TIM Instances : at least 5 capture/compare channels *******/
- #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****************** TIM Instances : at least 6 capture/compare channels *******/
- #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /******************* TIM Instances : output(s) available **********************/
- #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
- ((((INSTANCE) == TIM1) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3) || \
- ((CHANNEL) == TIM_CHANNEL_4))) \
- || \
- (((INSTANCE) == TIM14) && \
- (((CHANNEL) == TIM_CHANNEL_1))))
- /****************** TIM Instances : supporting complementary output(s) ********/
- #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
- ((((INSTANCE) == TIM1) && \
- (((CHANNEL) == TIM_CHANNEL_1) || \
- ((CHANNEL) == TIM_CHANNEL_2) || \
- ((CHANNEL) == TIM_CHANNEL_3))) \
- || \
- (((INSTANCE) == TIM14) && \
- ((CHANNEL) == TIM_CHANNEL_1)))
- /****************** TIM Instances : supporting clock division *****************/
- #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM14))
- /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
- #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
- #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
- #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
- #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****************** TIM Instances : supporting commutation event generation ***/
- #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM14))
- /****************** TIM Instances : supporting counting mode selection ********/
- #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****************** TIM Instances : supporting encoder interface **************/
- #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****************** TIM Instances : supporting Hall sensor interface **********/
- #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /**************** TIM Instances : external trigger input available ************/
- #define IS_TIM_ETR_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /************* TIM Instances : supporting ETR source selection ***************/
- #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
- #define IS_TIM_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
- #define IS_TIM_SLAVE_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****************** TIM Instances : supporting OCxREF clear *******************/
- #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****************** TIM Instances : remapping capability **********************/
- #define IS_TIM_REMAP_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /****************** TIM Instances : supporting repetition counter *************/
- #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM14))
- /****************** TIM Instances : supporting synchronization ****************/
- #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE)
- /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
- #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
- /******************* TIM Instances : Timer input XOR function *****************/
- #define IS_TIM_XOR_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
- /******************* TIM Instances : Timer input selection ********************/
- #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
- ((INSTANCE) == TIM14))
- /************ TIM Instances : Advanced timers ********************************/
- #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
- /******************** UART Instances : Asynchronous mode **********************/
- #define IS_UART_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /******************** USART Instances : Synchronous mode **********************/
- #define IS_USART_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /****************** UART Instances : Hardware Flow control ********************/
- #define IS_UART_HWFLOW_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /********************* USART Instances : Smard card mode ***********************/
- #define IS_SMARTCARD_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /****************** UART Instances : Auto Baud Rate detection ****************/
- #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /******************** UART Instances : Half-Duplex mode **********************/
- #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /******************** UART Instances : LIN mode **********************/
- #define IS_UART_LIN_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /******************** UART Instances : Wake-up from Stop mode **********************/
- #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /****************** UART Instances : Driver Enable *****************/
- #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /****************** UART Instances : SPI Slave selection mode ***************/
- #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /****************** UART Instances : Driver Enable *****************/
- #define IS_UART_FIFO_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /*********************** UART Instances : IRDA mode ***************************/
- #define IS_IRDA_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
- /**
- * @}
- */
- /**
- * @}
- */
- /**
- * @}
- */
- #ifdef __cplusplus
- }
- #endif /* __cplusplus */
- #endif /* __PY32F002BX5_H */
- /**
- * @}
- */
- /**
- * @}
- */
- /************************ (C) COPYRIGHT Puya *****END OF FILE******************/
|